Measurement-based electrical characterization of through silicon vias and transmission lines for 3D integration

被引:19
|
作者
Sun, Xin [1 ]
Fang, Runiu [1 ]
Zhu, Yunhui [1 ]
Zhong, Xiao [1 ]
Bian, Yuan [1 ]
Guan, Yong [1 ]
Miao, Min [2 ]
Chen, Jing [1 ]
Jin, Yufeng [1 ,3 ]
机构
[1] Peking Univ, Inst Microelect, Natl Key Lab Sci & Technol Micro Nano Fabricat, Beijing 100871, Peoples R China
[2] Being Informat Sci & Technol Univ, Informat Microsyst Inst, Beijing 100101, Peoples R China
[3] Peking Univ, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金;
关键词
3D integration; Through silicon via (TSV); Transmission line; Electrical measurement; RF characterization; MODEL; INTERCONNECT; TSV;
D O I
10.1016/j.mee.2015.10.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Measurement-based electrical characterization of through silicon via (TSV) and redistribution layer (RDL) is of great importance for both fabrication process and system design of 3D integration. This paper presents the electrical measurements and analysis of TSV and double-sided RDL test structures, from DC to high frequency up to 40 GHz. TSV shows great dependence of DC resistance and leakage current on fabrication process. An inverse V-shaped C-V curve is presented between adjacent TSVs in N-type silicon substrate, from 10 V to 10 V. In the high frequency characterization, two methods are proposed and applied to extract resistance and inductance of a single grounded TSV. Individual transmission loss of TSV, RDLs on top and bottom surface of silicon substrate are calculated, and corresponding circuit parameters thereof are extracted to characterize their electrical properties precisely. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:145 / 152
页数:8
相关论文
共 50 条
  • [31] System-in-package integration of passives using 3D through-silicon vias
    Roozeboom, F.
    Dekkers, W.
    Lamy, Y.
    Klootwijk, J. H.
    van Grunsven, E.
    Kim, H. -D.
    SOLID STATE TECHNOLOGY, 2008, 51 (05) : 38 - +
  • [32] Wideband Capacitance Evaluation of Silicon-Insulator-Silicon Through-Silicon-Vias for 3D Integration Applications
    Wang, Xinghua
    Xiong, Miao
    Chen, Zhiming
    Li, Bohao
    Yan, Yangyang
    Ding, Yingtao
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (02) : 216 - 219
  • [33] Electrical-thermal-structural Coupling Analysis of Through Silicon Vias in 3D Packaging
    Zhang, Yuanle
    Gong, Yufan
    Chen, Zhaochuan
    Zhao, Qi
    Meng, Xin
    Li, Qiang
    Chen, Xuemei
    Kung Cheng Je Wu Li Hsueh Pao/Journal of Engineering Thermophysics, 2024, 45 (11): : 3508 - 3516
  • [34] Microfabrication of Through Silicon Vias (TSV) for 3D SiP
    Liao, Hongguang
    Miao, Min
    Wan, Xin
    Jin, Yufeng
    Zhao, Liwei
    Li, Bohan
    Zhu, Yuhui
    Sun, Xin
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1191 - +
  • [35] Full 300 mm Electrical Characterization of 3D Integration Using High Aspect Ratio (10:1) Mid-Process Through Silicon Vias
    Gaillard, F.
    Mourier, T.
    Religieux, L.
    Bouchu, D.
    Ribiere, C.
    Minoret, S.
    Gottardi, M.
    Romero, G.
    Mevellec, V.
    Aumont, C.
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [36] Precision depth measurement of through silicon vias (TSVs) on 3D semiconductor packaging process
    Jin, Jonghan
    Kim, Jae Wan
    Kang, Chu-Shik
    Kim, Jong-Ahn
    Lee, Sunghun
    OPTICS EXPRESS, 2012, 20 (05): : 5011 - 5016
  • [37] Electrical modeling and characterization of through-silicon vias (TSVs) for 3-D integrated circuits
    Savidis, Ioannis
    Alam, Syed M.
    Jain, Ankur
    Pozder, Scott
    Jones, Robert E.
    Chatterjee, Ritwik
    MICROELECTRONICS JOURNAL, 2010, 41 (01) : 9 - 16
  • [38] 3D Memory Design Based on Through Silicon Vias Enabled Timing Optimization
    Chen, Xiaowei
    Pourbakhsh, Seyed Alireza
    Hou, Ligang
    Gong, Na
    Wang, Jinhui
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [39] Capacitance Expressions and Electrical Characterization of Tapered Through-Silicon Vias for 3-D ICs
    Su, Jinrong
    Wang, Fang
    Zhang, Wenmei
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (10): : 1488 - 1496
  • [40] RF characterization and modelling of high density Through Silicon Vias for 3D chip stacking
    Cadix, L.
    Bermond, C.
    Fuchs, C.
    Farcy, A.
    Leduc, P.
    DiCioccio, L.
    Assous, M.
    Rousseau, M.
    Lorut, F.
    Chapelon, L. L.
    Flechet, B.
    Sillon, N.
    Ancey, P.
    MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 491 - 495