Measurement-based electrical characterization of through silicon vias and transmission lines for 3D integration

被引:19
|
作者
Sun, Xin [1 ]
Fang, Runiu [1 ]
Zhu, Yunhui [1 ]
Zhong, Xiao [1 ]
Bian, Yuan [1 ]
Guan, Yong [1 ]
Miao, Min [2 ]
Chen, Jing [1 ]
Jin, Yufeng [1 ,3 ]
机构
[1] Peking Univ, Inst Microelect, Natl Key Lab Sci & Technol Micro Nano Fabricat, Beijing 100871, Peoples R China
[2] Being Informat Sci & Technol Univ, Informat Microsyst Inst, Beijing 100101, Peoples R China
[3] Peking Univ, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金;
关键词
3D integration; Through silicon via (TSV); Transmission line; Electrical measurement; RF characterization; MODEL; INTERCONNECT; TSV;
D O I
10.1016/j.mee.2015.10.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Measurement-based electrical characterization of through silicon via (TSV) and redistribution layer (RDL) is of great importance for both fabrication process and system design of 3D integration. This paper presents the electrical measurements and analysis of TSV and double-sided RDL test structures, from DC to high frequency up to 40 GHz. TSV shows great dependence of DC resistance and leakage current on fabrication process. An inverse V-shaped C-V curve is presented between adjacent TSVs in N-type silicon substrate, from 10 V to 10 V. In the high frequency characterization, two methods are proposed and applied to extract resistance and inductance of a single grounded TSV. Individual transmission loss of TSV, RDLs on top and bottom surface of silicon substrate are calculated, and corresponding circuit parameters thereof are extracted to characterize their electrical properties precisely. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:145 / 152
页数:8
相关论文
共 50 条
  • [1] Electrical Characterization of 3D Through-Silicon-Vias
    Liu, F.
    Gu, X.
    Jenkins, K. A.
    Cartier, E. A.
    Liu, Y.
    Song, P.
    Koester, S. J.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1100 - 1105
  • [2] Low-loss through silicon Vias (TSVs) and transmission lines for 3D optoelectronic integration
    Wang, Shuxiao
    Wang, Qing
    Liu, Yufei
    Jia, Lianxi
    Yu, Mingbin
    Sun, Peng
    Geng, Fei
    Cai, Yan
    Tu, Zhijuan
    MICROELECTRONIC ENGINEERING, 2021, 238
  • [3] Experimental characterization of coaxial through silicon vias for 3D integration
    Adamshick, Stephen
    Coolbaugh, Douglas
    Liehr, Michael
    MICROELECTRONICS JOURNAL, 2015, 46 (05) : 377 - 382
  • [4] Electrical Characterization of Through Silicon Vias (TSVs) with an On Chip Bus Driver for 3D IC Integration
    Sheu, S. S.
    Lin, Z. H.
    Lin, C. S.
    Lau, J. H.
    Lee, S. H.
    Su, K. L.
    Ku, T. K.
    Wu, S. H.
    Hung, J. F.
    Chen, P. S.
    Lai, S. J.
    Lo, W. C.
    Kao, M. J.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 851 - 856
  • [5] Electrical Modeling and Analysis of Sidewall Roughness of Through Silicon Vias in 3D Integration
    Ehsan, M. Amimul
    Zhou, Zhen
    Yi, Yang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2014, : 52 - 56
  • [6] Fabrication and Electrical Characterization of 5x50um Through Silicon Vias for 3D Integration
    Bhushan, Bharat
    Yu, Minrui
    Dukovic, John
    Wong, Loke Yuen
    Kitowski, Aksel
    Park, Mun Kyu
    Hua, John
    Bolagond, Shwetha
    Chan, Anthony C-T
    Toh, Chin Hock
    Sundarrajan, Arvind
    Kumar, Niranjan
    Ramaswami, Sesh
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [7] High Frequency Electrical Characterization of 3D Signal/Ground through Silicon Vias
    Adamshick, Steve
    Carroll, Robert
    Rao, Megha
    La Tulipe, Douglas
    Kruger, Seth
    Burke, John
    Liehr, Michael
    PROGRESS IN ELECTROMAGNETICS RESEARCH LETTERS, 2014, 47 : 71 - 75
  • [8] Wafer Level 3D System integration based on Silicon Interposers with Through Silicon Vias
    Zoschke, Kai
    Oppermann, Hermann
    Manier, C. -A.
    Ndip, Ivan
    Puschmann, Rene
    Ehrmann, Oswin
    Wolf, Juergen
    Lang, Klaus-Dieter
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 8 - 13
  • [9] Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration
    Chen, Xuyan
    Chen, Zhiming
    Xiao, Lei
    Hao, Yigang
    Wang, Han
    Ding, Yingtao
    Zhang, Ziyue
    MICROMACHINES, 2022, 13 (07)
  • [10] Electrical Characterization of through Glass Vias Based Inductors in 3-D Integration
    Qian, Libo
    Sang, Jifei
    Ye, Yidie
    2017 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2017, : 1693 - 1696