CML and ECL: Optimized design and comparison

被引:31
|
作者
Alioto, M [1 ]
Palumbo, G [1 ]
机构
[1] Univ Catania, Dipartimento Elettr Elettr & Sistemist, I-95125 Catania, Italy
关键词
bipolar transistor circuits; bipolar transistor logic devices; current mode logic; digital circuits; digital integrated circuits; emitter coupled logic; high-speed integrated circuits; switching circuits;
D O I
10.1109/81.802823
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a pencil-and-paper optimized design for current mode logic (CML) and emitter coupled logic (ECL) gates is proposed. The approaches are based on simple models which show errors lower than 20% as compared with Spice simulations. The optimization is performed in terms of bias currents, which give the minimum propagation delay, and it is demonstrated that at the cost of a 10% increase in propagation delay we can reduce the power dissipation by 40%. Strategies to optimize the transistor area of the CML gates are also discussed. A comparison between the optimized CML and ECL is made. It shows the advantage of the CML gate with respect to the ECL in terms of propagation delay. However, this feature of CML is paid for in terms of power dissipation. The simple models and the design strategies are validated by using both a traditional and a high speed bipolar process, which have transition frequencies equal to 6 and 20 GHz, respectively.
引用
收藏
页码:1330 / 1341
页数:12
相关论文
共 50 条
  • [21] Principles for the Design of the ECL Circuits.
    Czajkowski, Grzegors
    Elektronika, 1975, 16 (09): : 385 - 388
  • [22] MACROCELLS EASE ECL DESIGN CHORE
    不详
    ELECTRONICS, 1978, 51 (17): : 41 - 42
  • [23] Analysis and optimization of series-gated CML and ECL high-speed bipolar circuits
    Sharaf, KM
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (02) : 202 - 211
  • [24] Comparison of Effective Assessment Functions for Optimized Sensor System Design
    Iswandy, Kuncup
    Koenig, Andreas
    APPLICATIONS OF SOFT COMPUTING: UPDATING THE STATE OF THE ART, 2009, 52 : 34 - 42
  • [25] Design of cascaded ECL gates with power constraint
    Alioto, M
    Grasso, AD
    Palumbo, G
    ELECTRONICS LETTERS, 2006, 42 (04) : 211 - 213
  • [26] Optimised design of ECL gates with power constraint
    Grasso, AD
    Palumbo, G
    ELECTRONICS LETTERS, 2004, 40 (19) : 1169 - 1170
  • [27] CMLLite: a design philosophy for CML
    Joe A Townsend
    Peter Murray-Rust
    Journal of Cheminformatics, 3
  • [28] ECL-LSI CIRCUIT-DESIGN
    ITOU, Y
    INABE, Y
    KAMOTO, T
    REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1978, 26 (9-10): : 1339 - 1354
  • [29] FUNCTIONAL ARRAY EASES CUSTOM ECL DESIGN
    PRIOSTE, J
    RAO, R
    BLOOD, WR
    ELECTRONICS, 1979, 52 (04): : 113 - 117
  • [30] CMLLite: a design philosophy for CML
    Townsend, Joe A.
    Murray-Rust, Peter
    JOURNAL OF CHEMINFORMATICS, 2011, 3