A New Parallel VLSI Architecture for Real-Time Electrical Capacitance Tomography

被引:27
|
作者
Firdaus, Ahmad Fajar [1 ]
Meribout, Mahmoud [2 ]
机构
[1] Al Hosn Gas, Abu Dhabi, U Arab Emirates
[2] Petr Inst, Dept Elect Engn, Abu Dhabi, U Arab Emirates
关键词
ECT; FPGA; matrix multiplication decomposition; IMPLEMENTATION; SYSTEM; DESIGN;
D O I
10.1109/TC.2015.2417538
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a fixed-point reconfigurable parallel VLSI hardware architecture for real-time Electrical Capacitance Tomography (ECT). It is modular and consists of a front-end module which performs precise capacitance measurements in a time multiplexed manner using Capacitance to Digital Converter (CDC) technique. Another FPGA module performs the inverse steps of the tomography algorithm. A dual port built-in memory banks store the sensitivity matrix, the actual value of the capacitances, and the actual image. A two dimensional (2D) core multi-processing elements (PE) engine intercommunicates with these memory banks via parallel buses. A Hardware-software codesign methodology was conducted using commercially available tools in order to concurrently tune the algorithms and hardware parameters. Hence, the hardware was designed down to the bit-level in order to reduce both the hardware cost and power consumption, while satisfying real-time constraint. Quantization errors were assessed against the image quality and bit-level simulations demonstrate the correctness of the design. Further simulations indicate that the proposed architecture achieves a speed-up of up to three orders of magnitude over the software version when the reconstruction algorithm runs on 2.53 GHz-based Pentium processor or DSP Ti's Delphino TMS320F32837 processor. More specifically, a throughput of 17.241 Kframes/sec for both the Linear-Back Projection (LBP) and modified Landweber algorithms and 8.475 Kframes/sec for the Landweber algorithm with 200 iterations could be achieved. This performance was achieved using an array of [2 x 2] x [2 x 2] processing units. This satisfies the real-time constraint of many industrial applications. To the best of the authors' knowledge, this is the first embedded system which explores the intrinsic parallelism which is available in modern FPGA for ECT tomography.
引用
收藏
页码:30 / 41
页数:12
相关论文
共 50 条
  • [31] Spatial resolution analysis for real time applications in electrical capacitance tomography
    Neumayer, M.
    Steiner, G.
    Watzenig, D.
    Zangl, H.
    [J]. NUCLEAR ENGINEERING AND DESIGN, 2011, 241 (06) : 1988 - 1993
  • [32] Parallel correlator architecture for real-time sensing applications
    Dostaler, M
    Petriu, EM
    Al-Dhaher, AH
    Groza, VZ
    [J]. PROCEEDINGS OF THE ISA/IEEE SENSORS FOR INDUSTRY CONFERENCE, 2002, : 180 - 185
  • [33] THE EXECUTION MODEL AND THE ARCHITECTURE FOR REAL-TIME PARALLEL SYSTEMS
    YAMAGUCHI, Y
    TODA, K
    NISHIDA, K
    TAKAHASHI, E
    [J]. INFORMATION PROCESSING '94, VOL I: TECHNOLOGY AND FOUNDATIONS, 1994, 51 : 177 - 182
  • [34] A real-time image segmentation on a massively parallel architecture
    Meribout, M
    Nakanishi, M
    Ogura, T
    [J]. REAL-TIME IMAGING, 1999, 5 (04) : 279 - 291
  • [35] A PARALLEL ARCHITECTURE FOR PERFORMING MAIL SORTING IN REAL-TIME
    ANDREWS, DL
    HENNESSEY, AR
    [J]. JOURNAL OF MICROCOMPUTER APPLICATIONS, 1994, 17 (03): : 273 - 286
  • [36] REAL-TIME MAXIMUM VALUE DETERMINATION ON AN EASILY TESTABLE VLSI ARCHITECTURE
    VAI, M
    MOY, MM
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1993, 40 (04): : 283 - 285
  • [37] A COMPUTER ARCHITECTURE FOR REAL-TIME IMAGE-PROCESSING USING VLSI
    HOUGHTON, AD
    SEED, NL
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1988, 24 (1-5): : 309 - 314
  • [38] Real-Time VLSI Architecture for Palm Rejection Using Wronskian Determinant
    Baker, Abu M.
    Jiang, Yingtao
    [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [39] An efficient VLSI architecture for real-time additive synthesis of musical signals
    De Bernardinis, F
    Roncella, R
    Saletti, R
    Terreni, P
    Bertini, G
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 105 - 110
  • [40] A RESTRUCTURABLE VLSI ROBOTICS VECTOR PROCESSOR ARCHITECTURE FOR REAL-TIME CONTROL
    SADAYAPPAN, P
    LING, YLC
    OLSON, KW
    ORIN, DE
    [J]. IEEE TRANSACTIONS ON ROBOTICS AND AUTOMATION, 1989, 5 (05): : 583 - 599