共 50 条
- [32] Parallel correlator architecture for real-time sensing applications [J]. PROCEEDINGS OF THE ISA/IEEE SENSORS FOR INDUSTRY CONFERENCE, 2002, : 180 - 185
- [33] THE EXECUTION MODEL AND THE ARCHITECTURE FOR REAL-TIME PARALLEL SYSTEMS [J]. INFORMATION PROCESSING '94, VOL I: TECHNOLOGY AND FOUNDATIONS, 1994, 51 : 177 - 182
- [35] A PARALLEL ARCHITECTURE FOR PERFORMING MAIL SORTING IN REAL-TIME [J]. JOURNAL OF MICROCOMPUTER APPLICATIONS, 1994, 17 (03): : 273 - 286
- [36] REAL-TIME MAXIMUM VALUE DETERMINATION ON AN EASILY TESTABLE VLSI ARCHITECTURE [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1993, 40 (04): : 283 - 285
- [37] A COMPUTER ARCHITECTURE FOR REAL-TIME IMAGE-PROCESSING USING VLSI [J]. MICROPROCESSING AND MICROPROGRAMMING, 1988, 24 (1-5): : 309 - 314
- [38] Real-Time VLSI Architecture for Palm Rejection Using Wronskian Determinant [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
- [40] A RESTRUCTURABLE VLSI ROBOTICS VECTOR PROCESSOR ARCHITECTURE FOR REAL-TIME CONTROL [J]. IEEE TRANSACTIONS ON ROBOTICS AND AUTOMATION, 1989, 5 (05): : 583 - 599