A New Parallel VLSI Architecture for Real-Time Electrical Capacitance Tomography

被引:27
|
作者
Firdaus, Ahmad Fajar [1 ]
Meribout, Mahmoud [2 ]
机构
[1] Al Hosn Gas, Abu Dhabi, U Arab Emirates
[2] Petr Inst, Dept Elect Engn, Abu Dhabi, U Arab Emirates
关键词
ECT; FPGA; matrix multiplication decomposition; IMPLEMENTATION; SYSTEM; DESIGN;
D O I
10.1109/TC.2015.2417538
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a fixed-point reconfigurable parallel VLSI hardware architecture for real-time Electrical Capacitance Tomography (ECT). It is modular and consists of a front-end module which performs precise capacitance measurements in a time multiplexed manner using Capacitance to Digital Converter (CDC) technique. Another FPGA module performs the inverse steps of the tomography algorithm. A dual port built-in memory banks store the sensitivity matrix, the actual value of the capacitances, and the actual image. A two dimensional (2D) core multi-processing elements (PE) engine intercommunicates with these memory banks via parallel buses. A Hardware-software codesign methodology was conducted using commercially available tools in order to concurrently tune the algorithms and hardware parameters. Hence, the hardware was designed down to the bit-level in order to reduce both the hardware cost and power consumption, while satisfying real-time constraint. Quantization errors were assessed against the image quality and bit-level simulations demonstrate the correctness of the design. Further simulations indicate that the proposed architecture achieves a speed-up of up to three orders of magnitude over the software version when the reconstruction algorithm runs on 2.53 GHz-based Pentium processor or DSP Ti's Delphino TMS320F32837 processor. More specifically, a throughput of 17.241 Kframes/sec for both the Linear-Back Projection (LBP) and modified Landweber algorithms and 8.475 Kframes/sec for the Landweber algorithm with 200 iterations could be achieved. This performance was achieved using an array of [2 x 2] x [2 x 2] processing units. This satisfies the real-time constraint of many industrial applications. To the best of the authors' knowledge, this is the first embedded system which explores the intrinsic parallelism which is available in modern FPGA for ECT tomography.
引用
收藏
页码:30 / 41
页数:12
相关论文
共 50 条
  • [1] A New Energy Aware Embedded Architecture for Real-time Electrical Capacitance Tomography
    Firadus, Ahmad
    Meribout, Mahmoud
    [J]. 2013 4TH ANNUAL INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING SYSTEMS AND APPLICATIONS (ICEAC), 2013, : 93 - 96
  • [2] A Pipelined Parallel Hardware Architecture for 2-D Real-Time Electrical Capacitance Tomography Imaging Using Interframe Correlation
    Meribout, Mahmoud
    Teniou, Samir
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (04) : 1320 - 1328
  • [3] An Electrical Capacitance Tomography System for Real-time Process Imaging
    Shehaz, Faisal
    [J]. APPLICATIONS OF DIGITAL IMAGE PROCESSING XLIII, 2020, 11510
  • [4] A parallel broadband real-time system for electrical impedance tomography
    Casas, O
    Rosell, J
    Bragos, R
    Lozano, A
    Riu, PJ
    [J]. PHYSIOLOGICAL MEASUREMENT, 1996, 17 : A1 - A6
  • [5] A VLSI architecture for real-time edge linking
    Hajjar, A
    Chen, T
    [J]. IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 1999, 21 (01) : 89 - 94
  • [6] VLSI architecture for real-time fractal video encoding
    He, ZL
    Liou, ML
    Fu, KW
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 2, 1996, : 738 - 741
  • [7] VLSI Architecture Design for Particle Filtering in Real-time
    Pasciaroni, A.
    Rodriguez, J. A.
    Masson, F.
    Julian, P.
    Nebot, E.
    [J]. PROCEEDINGS OF THE 2014 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA), 2014, : 70 - 76
  • [8] VLSI architecture for real-time dominant point extraction
    Dallaire, S
    Tremblay, M
    Poussart, D
    [J]. VISION INTERFACE '97, PROCEEDINGS, 1997, : 170 - 177
  • [9] A VLSI ARCHITECTURE FOR ONLINE SCHEDULER IN REAL-TIME SYSTEMS
    LI, T
    ZHAO, W
    CARTER, N
    [J]. COMPUTING AND INFORMATION, 1989, : 201 - 206
  • [10] A real-time edge detector: Algorithm and VLSI architecture
    Alzahrani, FM
    Chen, T
    [J]. REAL-TIME IMAGING, 1997, 3 (05) : 363 - 378