Deterministic Shift Power Reduction in Test Compression

被引:0
|
作者
Basu, Kanad [1 ]
Kumar, Rishi [1 ]
Kulkarni, Santosh [1 ,2 ]
Kapur, Rohit [2 ]
机构
[1] Synopsys India Pvt Ltd, Bangalore, Karnataka, India
[2] Synopsys Inc, Mountain View, CA USA
来源
VLSI DESIGN AND TEST | 2017年 / 711卷
关键词
D O I
10.1007/978-981-10-7470-7_17
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Over the years semiconductor design complexities have increased to multi million gates. With increase in design sizes, power consumption saving has become a key challenge. The power consumption in test modes is found to be higher, as all the logic blocks are used simultaneously. Some techniques to save test mode power during shift and capture cycles are already in use. But the existing techniques are not deterministic and does not provide user control mechanism. This paper proposes a mechanism called Shift Power Chain (SPC) to deterministically control and reduce shift power in test compression mode. Our mechanism provides significant reduction in peak and average shift power. We present the experimental results on large scale industrial designs as well as ISCAS'89 and Opencore benchmarks.
引用
收藏
页码:155 / 167
页数:13
相关论文
共 50 条
  • [41] Scan shift power reduction by freezing power sensitive scan cells
    Lin, Xijiang
    Huang, Yu
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (04): : 327 - 334
  • [42] Scan Shift Power Reduction by Freezing Power Sensitive Scan Cells
    Xijiang Lin
    Yu Huang
    Journal of Electronic Testing, 2008, 24 : 327 - 334
  • [43] Scan test planning for power reduction
    Imhof, Michael E.
    Zoellin, Christian G.
    Wunderlich, Hans-Joachim
    Maeding, Nicolas
    Leenstra, Jens
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 521 - +
  • [44] Interconnect Aware Test Power Reduction
    Potluri, Seetal
    Chandrachoodan, Nitin
    Kamakoti, V.
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (04) : 516 - 525
  • [45] A novel automated scan chain division method for shift and capture power reduction in broadside at-speed test
    Ko, Ho Fai
    Nicolici, Nicola
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 649 - 654
  • [46] Fast seed computation for reseeding shift register in test pattern compression
    Oh, N
    Kapur, R
    Williams, TW
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 76 - 81
  • [47] On Reducing Test Power and Test Volume by Selective Pattern Compression Schemes
    Lin, Chia-Yi
    Lin, Hsiu-Chuan
    Chen, Hung-Ming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (08) : 1220 - 1224
  • [48] Scan architecture for shift and capture cycle power reduction
    Rosinger, PM
    Al-Hashimi, BM
    Nicolici, N
    17TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2002, : 129 - 137
  • [49] Scan Shift Power Reduction by Gating Internal Nodes
    Jayaraman, Dheepakkumaran
    Sethuram, Rajamani
    Tragoudas, Spyros
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (02) : 311 - 319
  • [50] Architecture Modeling and Test of Tractor Power Shift Transmission
    Yiwei, Wu
    Xianghai, Yan
    Zhili, Zhou
    IEEE ACCESS, 2021, 9 (09): : 3517 - 3525