Deterministic Shift Power Reduction in Test Compression

被引:0
|
作者
Basu, Kanad [1 ]
Kumar, Rishi [1 ]
Kulkarni, Santosh [1 ,2 ]
Kapur, Rohit [2 ]
机构
[1] Synopsys India Pvt Ltd, Bangalore, Karnataka, India
[2] Synopsys Inc, Mountain View, CA USA
来源
VLSI DESIGN AND TEST | 2017年 / 711卷
关键词
D O I
10.1007/978-981-10-7470-7_17
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Over the years semiconductor design complexities have increased to multi million gates. With increase in design sizes, power consumption saving has become a key challenge. The power consumption in test modes is found to be higher, as all the logic blocks are used simultaneously. Some techniques to save test mode power during shift and capture cycles are already in use. But the existing techniques are not deterministic and does not provide user control mechanism. This paper proposes a mechanism called Shift Power Chain (SPC) to deterministically control and reduce shift power in test compression mode. Our mechanism provides significant reduction in peak and average shift power. We present the experimental results on large scale industrial designs as well as ISCAS'89 and Opencore benchmarks.
引用
收藏
页码:155 / 167
页数:13
相关论文
共 50 条
  • [21] Mixed RL-Huffman encoding for power reduction and data compression in scan test
    Tehranipour, MH
    Nourani, M
    Arabi, K
    Afzali-Kusha, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 681 - 684
  • [22] SOC Test Compression Scheme Sharing Free Variables in Embedded Deterministic Test Environment
    Wang Weizheng
    Cai Shuo
    Xiang Lingyun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (03) : 397 - 403
  • [23] Correlation Aware Random Pattern Generation for Test Time and Shift Power Reduction of Logic BIST
    Park, Jongho
    Lee, Sangjun
    Lee, Inhwan
    Park, Sungwhan
    Kang, Sungho
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 53 - 54
  • [24] Static Power Reduction in Caches using Deterministic Naps
    Olorode, Oluleye
    Nourani, Mehrdad
    TENTH 2014 ACM/IEEE SYMPOSIUM ON ARCHITECTURES FOR NETWORKING AND COMMUNICATIONS SYSTEMS (ANCS'14), 2014, : 251 - 252
  • [25] Low power deterministic test scheme based on viterbi
    Chen, Tian
    Yi, Xin
    Zheng, Liuyang
    Wang, Wei
    Liang, Huaguo
    Ren, Fuji
    Liu, Jun
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2016, 28 (05): : 821 - 829
  • [26] Test Data Compression and Power Reduction Using Similarity Based Reordering Technique for Wireless Systems
    HariKumar, R.
    Manjurathi, B.
    WIRELESS PERSONAL COMMUNICATIONS, 2016, 90 (02) : 713 - 728
  • [27] Analysis of test data compression and power reduction using multiple encoding for Opto Electronic circuits
    Manjurathi, B.
    Rajaguru, R. Harikumar
    JOURNAL OF OPTOELECTRONICS AND ADVANCED MATERIALS, 2016, 18 (1-2): : 112 - 117
  • [28] Test Data Compression and Power Reduction Using Similarity Based Reordering Technique for Wireless Systems
    R. HariKumar
    B. Manjurathi
    Wireless Personal Communications, 2016, 90 : 713 - 728
  • [29] Accurate Data Reduction for the Uniaxial Compression Test
    Gruber, J. A.
    EXPERIMENTAL TECHNIQUES, 2018, 42 (02) : 209 - 221
  • [30] Accurate Data Reduction for the Uniaxial Compression Test
    J. A. Gruber
    Experimental Techniques, 2018, 42 : 209 - 221