Deterministic Shift Power Reduction in Test Compression

被引:0
|
作者
Basu, Kanad [1 ]
Kumar, Rishi [1 ]
Kulkarni, Santosh [1 ,2 ]
Kapur, Rohit [2 ]
机构
[1] Synopsys India Pvt Ltd, Bangalore, Karnataka, India
[2] Synopsys Inc, Mountain View, CA USA
来源
VLSI DESIGN AND TEST | 2017年 / 711卷
关键词
D O I
10.1007/978-981-10-7470-7_17
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Over the years semiconductor design complexities have increased to multi million gates. With increase in design sizes, power consumption saving has become a key challenge. The power consumption in test modes is found to be higher, as all the logic blocks are used simultaneously. Some techniques to save test mode power during shift and capture cycles are already in use. But the existing techniques are not deterministic and does not provide user control mechanism. This paper proposes a mechanism called Shift Power Chain (SPC) to deterministically control and reduce shift power in test compression mode. Our mechanism provides significant reduction in peak and average shift power. We present the experimental results on large scale industrial designs as well as ISCAS'89 and Opencore benchmarks.
引用
收藏
页码:155 / 167
页数:13
相关论文
共 50 条
  • [1] Deterministic built-in self-test using multiple linear feedback shift registers for test power and test volume reduction
    Tseng, W. -D.
    Lee, L. -J.
    Lin, R. -B.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (04): : 317 - 324
  • [2] Reduction of Test Power and Test Data Volume by Power Aware Compression Scheme
    Sivanantham, S.
    Manuel, Jincy P.
    Sarathkumar, K.
    Mallick, P. S.
    Perinbam, J. Raja Paul
    2012 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS (ICACC), 2012, : 158 - 161
  • [3] On Simultaneous Shift- and Capture-Power Reduction in Linear Decompressor-Based Test Compression Environment
    Liu, Xiao
    Xu, Qiang
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 244 - 253
  • [4] Test Power Reduction via Deterministic Alignment of Stimulus and Response Bits
    Almukhaizim, Sobeeh
    AlQuraishi, Eman
    Sinanoglu, Ozgur
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (04) : 573 - 584
  • [5] Test data compression based on threshold method for power reduction
    Saravanan, S., 1600, Maxwell Science Publications (04):
  • [6] Deterministic Clustering of Incompatible Test Cubes for Higher Power-Aware EDT Compression
    Czysz, Dariusz
    Mrugalski, Grzegorz
    Mukherjee, Nilanjan
    Rajski, Janusz
    Szczerbicki, Przemyslaw
    Tyszer, Jerzy
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (08) : 1225 - 1238
  • [7] On Reduction of Deterministic Test Pattern Sets
    Eggersgluess, Stephan
    Milewski, Sylwester
    Rajski, Janusz
    Tyszer, Jerzy
    2021 IEEE INTERNATIONAL TEST CONFERENCE (ITC 2021), 2021, : 260 - 267
  • [8] A Generic Framework for Scan Capture Power Reduction in Test Compression Environment
    Liu, Xiao
    Yuan, Feng
    Xu, Qiang
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 1055 - 1055
  • [9] Low power embedded deterministic test
    Czysz, Dariusz
    Mrugalski, Grzegorz
    Rajski, Janusz
    Tyszer, Jerzy
    25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, : 75 - +
  • [10] Simultaneous capture and shift power reduction test pattern generator for scan testing
    Lin, H. -T.
    Li, J. C. -M.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (02): : 132 - 141