Spintronics-based Reconfigurable Ising Model Architecture

被引:0
|
作者
Mondal, Ankit [1 ]
Srivastava, Ankur [1 ]
机构
[1] Univ Maryland, College Pk, MD 20742 USA
基金
美国国家科学基金会;
关键词
Ising Model; NP-hard Problems; Magnetic Tunnel Junctions; Reconfigurable Architectures (FPGA); Simulated Annealing; COMBINATORIAL OPTIMIZATION;
D O I
10.1109/isqed48828.2020.9137043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Ising model has been explored as a framework for modeling NP-hard problems, with several diverse systems proposed to solve it. The Magnetic Tunnel Junction (MTJ)-based Magnetic RAM is capable of replacing CMOS in memory chips. In this paper, we propose the use of MTJs for representing the units of an Ising model and leveraging its intrinsic physics for finding the ground state of the system through annealing. We design the structure of a basic MTJ-based Ising cell capable of performing the functions essential to an Ising solver. A technique to use the basic Ising cell for scaling to large problems is described. We then go on to propose Ising-FPGA, a parallel and reconfigurable architecture that can be used to map a large class of NP-hard problems, and show how a standard Place and Route tool can be utilized to program the Ising-FPGA. The effects of this hardware platform on our proposed design are characterized and methods to overcome these effects are prescribed. We discuss how two representative NP-hard problems can be mapped to the Ising model. Simulation results show the effectiveness of MTJs as Ising units by producing solutions close/comparable to the optimum, and demonstrate that our design methodology holds the capability to account for the effects of the hardware.
引用
收藏
页码:134 / 140
页数:7
相关论文
共 50 条
  • [21] A distributed model of computation for reconfigurable devices based on a streaming architecture
    Cretaro, Paolo
    2019 29TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2019, : 250 - 251
  • [22] Emerging tunnel FET and spintronics-based hardware-secure circuit design with ultra-low energy consumption
    Japa, Aditya
    Sahoo, Subhendu K.
    Vaddi, Ramesh
    Majumder, Manoj Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2023, 22 (01) : 178 - 189
  • [23] Emerging tunnel FET and spintronics-based hardware-secure circuit design with ultra-low energy consumption
    Aditya Japa
    Subhendu K. Sahoo
    Ramesh Vaddi
    Manoj Kumar Majumder
    Journal of Computational Electronics, 2023, 22 : 178 - 189
  • [24] Comparative study of power-gating architectures for nonvolatile FinFET-SRAM using spintronics-based retention technology
    Shuto, Yusuke
    Yamamoto, Shuu'ichirou
    Sugahara, Satoshi
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 866 - 871
  • [25] Hierarchical decomposition model for reconfigurable architecture
    Erdogan, SS
    Wahab, A
    HIGH-SPEED COMPUTING, DIGITAL SIGNAL PROCESSING, AND FILTERING USING RECONFIGURABLE LOGIC, 1996, 2914 : 141 - 151
  • [26] SPREAD: A Streaming-Based Partially Reconfigurable Architecture and Programming Model
    Wang, Ying
    Zhou, Xuegong
    Wang, Lingli
    Yan, Jian
    Luk, Wayne
    Peng, Chenglian
    Tong, Jiarong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (12) : 2179 - 2192
  • [27] Reconfigurable manufacturing execution systems based on model-driven architecture
    Chai, Yongsheng
    Wang, Quanbin
    Zhou, Yulan
    Zhu, Bin
    ADVANCES IN MATERIALS MANUFACTURING SCIENCE AND TECHNOLOGY II, 2006, 532-533 : 1072 - +
  • [28] Allocating resources based on a model of coarse-grained reconfigurable architecture
    Zhang, Huizhen
    Pan, Yubiao
    Zhang, Yiwen
    Wang, Cheng
    JOURNAL OF ENGINEERING-JOE, 2019, 2019 (10): : 7272 - 7278
  • [29] Ising Model Processors on a Spatial Computing Architecture
    Wu, Yanze
    Arafin, Tanvir
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 1383 - 1387
  • [30] An Ising Model-Based Parallel Tempering Processing Architecture for Combinatorial Optimization
    Zhang, Yang
    Wang, Xiangrui
    Fan, Gaopeng
    Cao, Yuan
    Liu, Yiqiu
    Yang, Yongkui
    Yao, Enyi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (12) : 4572 - 4584