Emerging tunnel FET and spintronics-based hardware-secure circuit design with ultra-low energy consumption

被引:4
|
作者
Japa, Aditya [1 ]
Sahoo, Subhendu K. [2 ]
Vaddi, Ramesh [3 ]
Majumder, Manoj Kumar [4 ]
机构
[1] Koneru Lakshmaiah Educ Fdn, Dept Elect & Commun Engn, Hyderabad 500075, India
[2] Birla Inst Technol & Sci, Dept Elect & Elect Engn, Hyderabad 500078, India
[3] SRM Univ, Sch Engn & Appl Sci, Dept Elect & Commun, Amaravati 522502, AP, India
[4] Int Inst Informat Technol, Dept Elect & Commun Engn, Naya Raipur 493661, India
关键词
Tunnel FET (TFET); Differential power analysis (DPA); Sense amplifier-based logic (SABL); Spin-transfer torque magnetic tunnel junction (STT-MTJ); Logic-in-memory (LiM); Logic encryption; locking; POWER ANALYSIS ATTACKS; LOGIC; EFFICIENT; MEMORY;
D O I
10.1007/s10825-022-01958-x
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Present complementary metal-oxide-semiconductor (CMOS) technology with scaled channel lengths exhibits higher energy consumption in designing secure electronic circuits against hardware vulnerabilities and breaches. Specifically, CMOS sense amplifier-based secure differential power analysis (DPA) countermeasures at scaled channel lengths show large energy consumption, with increased vulnerability. Additionally, spin-transfer torque magnetic tunnel junction (STT-MTJ) and CMOS-based logic-in-memory (LiM) cells demonstrate high energy consumption due to the large write current requirement of the STT-MTJ and poor MOS device performance at scaled channel lengths. This paper for the first time leverages emerging tunnel field effect transistor (TFET) steep-slope device characteristics and compatible non-volatile STT-MTJ devices for enhanced hardware security with ultra-low energy consumption at lower supply voltages. TFET-based sense amplifier-based logic (SABL) gates are proposed that achieve 3x lower energy consumption than the Si FinFET SABL designs. Further, utilizing TFET SABL gates, a TFET PRIDE S-box is designed that exhibits higher DPA resilience with 3.2x lower energy consumption than the FinFET designs. With the resulting lower static power consumption, TFET SABL-based cryptosystems are thus less vulnerable to static power side-channel attacks. Additionally, the proposed STT-MTJ and TFET LiM gates achieve 4x lower energy consumption than the STT-MTJ and FinFET designs. Lastly, these gates are explored in a logic encryption/locking technique that shows 3.1x lower energy consumption than the STT-MTJ and FinFET-based design.
引用
收藏
页码:178 / 189
页数:12
相关论文
共 47 条
  • [1] Emerging tunnel FET and spintronics-based hardware-secure circuit design with ultra-low energy consumption
    Aditya Japa
    Subhendu K. Sahoo
    Ramesh Vaddi
    Manoj Kumar Majumder
    Journal of Computational Electronics, 2023, 22 : 178 - 189
  • [2] Tunnel FET-based ultralow-power and hardware-secure circuit design considering p-i-n forward leakage
    Japa, Aditya
    Majumder, Manoj Kumar
    Sahoo, Subhendu K.
    Vaddi, Ramesh
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (04) : 524 - 538
  • [3] SG-FET Based Spiking Neuron With Ultra-Low Energy Consumption for ECG Signal Classification
    Zargar, Babar M.
    Khanday, Mudasir A.
    Khanday, Farooq A.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (06)
  • [4] Device-Circuit Co-Design and Comparison of Ultra-Low Voltage Tunnel-FET and CMOS Digital Circuits
    Esseni, David
    Alioto, Massimo
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 321 - 324
  • [5] A New Tunnel-FET based RAM Concept for Ultra-Low Power Applications
    Rahman, Mostafizur
    Li, Mingyu
    Shi, Jiajun
    Khasanvis, Santosh
    Moritz, C. Andras
    2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2014, : 57 - 58
  • [6] Tunnel FET-Based Design Ultra-Low Power, Low-Noise Amplifier for Bio-signal Acquisition
    Liu, Huichu
    Shoaran, Mahsa
    Li, Xueqing
    Datta, Suman
    Schmid, Alexandre
    Narayanan, Vijaykrishnan
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 57 - 62
  • [7] TBAL: Tunnel FET-Based Adiabatic Logic for Energy-Efficient, Ultra-Low Voltage IoT Applications
    Liu, Jheng-Sin
    Clavel, Michael B.
    Hudait, Mantu K.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01): : 210 - 218
  • [8] Novel charge pump converter with Tunnel FET devices for ultra-low power energy harvesting sources
    Cavalheiro, David
    Moll, Francesc
    Valtchev, Stanimir
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [9] IMPLEMENTATION OF LATERAL DIVISIVE INHIBITION BASED ON FERROELECTRIC FET WITH ULTRA-LOW HARDWARE COST FOR NEUROMORPHIC COMPUTING
    Liu, Shuhan
    Liu, Tianyi
    Fu, Zhiyuan
    Chen, Cheng
    Huang, Qianqian
    Huang, Ru
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [10] Tunnel FET-based Ultra-Low Power, High-Sensitivity UHF RFID Rectifier
    Liu, Huichu
    Vaddi, Ramesh
    Datta, Suman
    Narayanan, Vijaykrishnan
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 157 - 162