Emerging tunnel FET and spintronics-based hardware-secure circuit design with ultra-low energy consumption

被引:4
|
作者
Japa, Aditya [1 ]
Sahoo, Subhendu K. [2 ]
Vaddi, Ramesh [3 ]
Majumder, Manoj Kumar [4 ]
机构
[1] Koneru Lakshmaiah Educ Fdn, Dept Elect & Commun Engn, Hyderabad 500075, India
[2] Birla Inst Technol & Sci, Dept Elect & Elect Engn, Hyderabad 500078, India
[3] SRM Univ, Sch Engn & Appl Sci, Dept Elect & Commun, Amaravati 522502, AP, India
[4] Int Inst Informat Technol, Dept Elect & Commun Engn, Naya Raipur 493661, India
关键词
Tunnel FET (TFET); Differential power analysis (DPA); Sense amplifier-based logic (SABL); Spin-transfer torque magnetic tunnel junction (STT-MTJ); Logic-in-memory (LiM); Logic encryption; locking; POWER ANALYSIS ATTACKS; LOGIC; EFFICIENT; MEMORY;
D O I
10.1007/s10825-022-01958-x
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Present complementary metal-oxide-semiconductor (CMOS) technology with scaled channel lengths exhibits higher energy consumption in designing secure electronic circuits against hardware vulnerabilities and breaches. Specifically, CMOS sense amplifier-based secure differential power analysis (DPA) countermeasures at scaled channel lengths show large energy consumption, with increased vulnerability. Additionally, spin-transfer torque magnetic tunnel junction (STT-MTJ) and CMOS-based logic-in-memory (LiM) cells demonstrate high energy consumption due to the large write current requirement of the STT-MTJ and poor MOS device performance at scaled channel lengths. This paper for the first time leverages emerging tunnel field effect transistor (TFET) steep-slope device characteristics and compatible non-volatile STT-MTJ devices for enhanced hardware security with ultra-low energy consumption at lower supply voltages. TFET-based sense amplifier-based logic (SABL) gates are proposed that achieve 3x lower energy consumption than the Si FinFET SABL designs. Further, utilizing TFET SABL gates, a TFET PRIDE S-box is designed that exhibits higher DPA resilience with 3.2x lower energy consumption than the FinFET designs. With the resulting lower static power consumption, TFET SABL-based cryptosystems are thus less vulnerable to static power side-channel attacks. Additionally, the proposed STT-MTJ and TFET LiM gates achieve 4x lower energy consumption than the STT-MTJ and FinFET designs. Lastly, these gates are explored in a logic encryption/locking technique that shows 3.1x lower energy consumption than the STT-MTJ and FinFET-based design.
引用
收藏
页码:178 / 189
页数:12
相关论文
共 47 条
  • [41] High-performance artificial synapse based on oxidized Fe3GeTe2 with ultra-low energy consumption
    Li, Zeyang
    Zhang, Jin
    Tian, Jianjun
    Yang, Guanghong
    Xia, Yidong
    Zhang, Weifeng
    Jia, Caihong
    MATERIALS TODAY NANO, 2025, 29
  • [42] Design of FinFET-based Energy Efficient Pass-Transistor Adiabatic Logic for ultra-low power applications
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    MICROELECTRONICS JOURNAL, 2019, 92
  • [43] Design and Research of Soft-Turn-off-Based Solid-State DC Circuit Breakers with Ultra-Low Transient Overvoltage
    Chen, Yiwei
    Zhu, Xuezhong
    2021 24TH INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS (ICEMS 2021), 2021, : 2121 - 2127
  • [44] Design and performance investigation of tunnel-FET based energy efficient approximate and accurate adders targeted towards low power IoT nodes
    Chowdhury, Joy
    Mahapatra, Kamalakanta
    Sarkar, Angsuman
    Das, J. K.
    Kloes, Alexander
    PHYSICA SCRIPTA, 2024, 99 (11)
  • [45] A Light-Weight Hardware/Software Co-Design for Pairing-Based Cryptography with Low Power and Energy Consumption
    Salman, Ahmad
    Diehl, William
    Kaps, Jens-Peter
    2017 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY (ICFPT), 2017, : 235 - 238
  • [46] Tunnel Transistor-Based Reliable and Energy Efficient Computing Architectures with Circuit and Architectural Co-Design at Low VDD
    Shaik, Sadulla
    Krishna, K. Sri Rama
    Vaddi, Ramesh
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (03)
  • [47] Ultra-Low Power and Reliable Dynamic Memtransistor Based on Charge Storage Junction FET with Step-Wise Potential Barrier for Energy-Efficient Edge Computing Framework
    Park, Taehoon
    Seo, Seokho
    Kim, Yujin
    Park, See-On
    Choi, Soobin
    Hong, Seokman
    Jeong, Hakcheon
    Choi, Shinhyun
    ADVANCED ELECTRONIC MATERIALS, 2024, 10 (08):