Emulation of Double Gate Transistor in Ultra-Thin Body with Thin Buried Oxide SOI MOSFETs

被引:0
|
作者
MdArshad, M. K. [1 ]
Hashim, U. [1 ]
机构
[1] Univ Malaysia Perlis, INEE, Kangar 01000, Perlis, Malaysia
关键词
Emulation double gate; Thin body and thin buried oxide (UTBB); SOI MOSFETs;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Thin body Silicon-on-Insulator (SOI) devices are promising technology for extending the device scalability as projected in ITRS, thanks to immunity to short channel effects. Further improvement can be achieved when the device incorporated with thin buried oxide (BOX) since it allows suppression of fringing electric fields through the BOX thus improving front-gate-to-channel controllability and reducing DIBL. Thin BOX is also suitable for emulation of double-gate (implementing back-gate biasing) schemes used for tuning device characteristics. Thus, in this paper, from the advantages of double gate transistor, we investigate by using ATLAS 2D-simulations the emulation of double gate transistor with bottom contact (underneath the substrate) and top contact (from the top through the silicon and BOX) for both digital and analog/RF figures of merit in ultra-thin body and thin buried oxide (UTBB) SOI MOSFETs. Improvement in performance simply can be achieved with such configurations.
引用
收藏
页码:147 / 150
页数:4
相关论文
共 50 条
  • [1] Performance of SOI MOSFETs with Ultra-Thin Body and Buried-Oxide
    Ohata, A.
    Bae, Y.
    Cristoloveanu, S.
    Fenouillet-Beranger, C.
    Perreau, P.
    Faynot, O.
    ADVANCED SEMICONDUCTOR-ON-INSULATOR TECHNOLOGY AND RELATED PHYSICS 15, 2011, 35 (05): : 247 - 252
  • [2] Characterization of ultra-thin SOI films for double-gate MOSFETs
    Allibert, F
    Vinet, M
    Lolivier, J
    Deleonibus, S
    Cristoloveanu, S
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 187 - 188
  • [3] Electrical stresses on ultra-thin gate oxide SOI MOSFETs after irradiation
    Cester, A
    Gerardin, S
    Paccagnella, A
    Simoen, E
    Claeys, C
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (06) : 2252 - 2258
  • [4] A COMPARATIVE STUDY ON ANALOG/RF PERFORMANCE OF ULTRA-THIN BODY (UTB) SOI AND DOUBLE GATE MOSFETs
    Soin, Norhayati
    Lun, Yan Ching
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 76 - 81
  • [5] A specific floating-body effect in fully depleted SOI MOSFETs with ultra-thin gate oxide
    Cassé, M
    Prétet, J
    Cristoloveanu, S
    Poiroux, T
    Raynaud, C
    Reimbold, G
    MICROELECTRONIC ENGINEERING, 2004, 72 (1-4) : 352 - 356
  • [6] Nonparabolicity Effects of The Ultra-thin Body Double-gate MOSFETs
    Lou, Haijun
    Zhu, Yunxi
    Zhang, Lining
    Lin, Xinnan
    Wu, Jiazhen
    Liu, Zhiwei
    Wang, Guozeng
    Zhang, Yang
    Wu, Wen
    Zhao, Xiaojin
    Wang, Wenping
    Wang, Ruonan
    Ma, Yong
    He, Jin
    Chan, Mansun
    NANOTECHNOLOGY 2011: ELECTRONICS, DEVICES, FABRICATION, MEMS, FLUIDICS AND COMPUTATIONAL, NSTI-NANOTECH 2011, VOL 2, 2011, : 667 - 670
  • [7] Design considerations of ultra-thin body SOI MOSFETs
    Tian, Y
    Huang, R
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 283 - 286
  • [8] Simulation of tunneling gate current in ultra-thin SOI MOSFETs
    Fiegna, C
    Abramo, A
    2001 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, PROCEEDINGS, 2001, : 110 - 113
  • [9] Variability of Planar Ultra-Thin Body and Buried Oxide (UTBB) FDSOI MOSFETs
    Mazurier, J.
    Weber, O.
    Andrieu, F.
    Le Royer, C.
    Faynot, O.
    Vinet, M.
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [10] RELIABILITY OF ULTRA-THIN SOI MOSFETS
    TSUCHIYA, T
    MICROELECTRONIC ENGINEERING, 1995, 28 (1-4) : 371 - 378