Test-TSV Estimation During 3D-IC Partitioning

被引:0
|
作者
Panth, Shreepad [1 ]
Samadi, Kambiz [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Qualcomm Res, San Diego, CA 92121 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three dimensional integrated circuits (3D-ICs) are emerging as a viable solution to the interconnect scaling problem. During early design space exploration, a large number of possible partitioning solutions are evaluated w.r.t. performance, area, through-silicon-via (TSV) count, etc. During this evaluation process, the number of test-TSVs need to be added to the total TSV count, to prevent unexpected area overhead later on in the design flow. While a fixed test-TSV count may provide sufficient guardbanding, in this paper we show that it often overestimates the actual number of test-TSVs required. Currently, the only way to determine the pareto-optimial test-TSV count is to sweep the test-TSV constraint, and repeatedly apply 3D test architecture optimization algorithms. This process is time consuming, and is too slow to be used in automated partitioning. In this paper, we present a quick and accurate estimation of the pareto-optimal number of test-TSVs required for a given partition. This can be used as an input to the partitioner to quickly estimate the total number of TSVs used for a given partition, reducing over-design.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] TSV MEOL (Mid End of Line) and Packaging Technology of Mobile 3D-IC Stacking
    Na, Duk Ju
    Aung, Kyaw Oo
    Choi, Won Kyung
    Kida, Tsuyoshi
    Ochiai, Toshihiko
    Hashimoto, Tomoaki
    Kimura, Michitaka
    Kata, Keiichirou
    Yoon, Seung Wook
    Yong, Andy Chang Bum
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 596 - 600
  • [32] A Framework for TSV based 3D-IC to Analyze Aging and TSV Thermo-mechanical stress on Soft Errors
    Reddy, Raviteja P.
    Acharyya, Amit
    Khursheed, Saqib
    2019 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2019), 2019, : 121 - 126
  • [33] Analog-Digital Partitioning and Coupling in 3D-IC for RF Applications
    Yahalom, Gilad
    Ho, Stacy
    Wang, Alice
    Ko, Uming
    Chandrakasan, Anantha
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [34] Fault Isolation of Short Defect in Through Silicon Via (TSV) based 3D-IC
    Jung, Daniel H.
    Cho, Jonghyun
    Kim, Heegon
    Kim, Jonghoon J.
    Kim, Hongseok
    Kim, Joungho
    Bae, Hyun-Cheol
    Choi, Kwang-Seong
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [35] Cellular Structure-Based Fault-Tolerance TSV Configuration in 3D-IC
    Xu, Qi
    Sun, Wenhao
    Chen, Song
    Kang, Yi
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (05) : 1196 - 1208
  • [36] Interconnect BIST based new self-repairing of TSV defect in 3D-IC
    Benabdeladhim, Mohamed
    Fradi, Aymen
    Hamdi, Belgacem
    2017 INTERNATIONAL CONFERENCE ON ENGINEERING & MIS (ICEMIS), 2017,
  • [37] Research on Mobility Variance Caused by TSV-Induced Mechanical Stress in 3D-IC
    Zhao, Yangyang
    You, Hailong
    Cui, Ran
    Zhang, Yu
    Jia, Xinzhang
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 1186 - 1189
  • [38] Thermal Simulator of 3D-IC with Modeling of Anisotropic TSV Conductance and Microchannel Entrance Effects
    Qian, Hanhua
    Liang, Hao
    Chang, Chip-Hong
    Zhang, Wei
    Yu, Hao
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 485 - 490
  • [39] Investigation of TSV Liner Interface With Multiwell Structured TSV to Suppress Noise Propagation in Mixed-Signal 3D-IC
    Kino, Hisashi
    Fukusima, Takafumi
    Tanaka, Tetsu
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01): : 1225 - 1231
  • [40] Collaboration needed on 3D-IC
    Savala, Karen
    SOLID STATE TECHNOLOGY, 2013, 56 (07) : 33 - +