Test-TSV Estimation During 3D-IC Partitioning

被引:0
|
作者
Panth, Shreepad [1 ]
Samadi, Kambiz [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Qualcomm Res, San Diego, CA 92121 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three dimensional integrated circuits (3D-ICs) are emerging as a viable solution to the interconnect scaling problem. During early design space exploration, a large number of possible partitioning solutions are evaluated w.r.t. performance, area, through-silicon-via (TSV) count, etc. During this evaluation process, the number of test-TSVs need to be added to the total TSV count, to prevent unexpected area overhead later on in the design flow. While a fixed test-TSV count may provide sufficient guardbanding, in this paper we show that it often overestimates the actual number of test-TSVs required. Currently, the only way to determine the pareto-optimial test-TSV count is to sweep the test-TSV constraint, and repeatedly apply 3D test architecture optimization algorithms. This process is time consuming, and is too slow to be used in automated partitioning. In this paper, we present a quick and accurate estimation of the pareto-optimal number of test-TSVs required for a given partition. This can be used as an input to the partitioner to quickly estimate the total number of TSVs used for a given partition, reducing over-design.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] A Novel Segmented Equivalent Circuit Modeling Method of TSV in 3D-IC
    Ma Zhicai
    Yan Zhaowen
    Xiong Ying
    Zhang Mengze
    Shi Guochang
    2013 5TH IEEE INTERNATIONAL SYMPOSIUM ON MICROWAVE, ANTENNA, PROPAGATION AND EMC TECHNOLOGIES FOR WIRELESS COMMUNICATIONS (MAPE), 2013, : 646 - 649
  • [22] Self-Test Methodology and Structures for Pre-Bond TSV Testing in 3D-IC System
    Wang, Chao
    Zhou, Jun
    Zhao, Bin
    Liu, Xin
    Royannez, Philippe
    Je, Minkyu
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 393 - 396
  • [23] 3D-IC Interconnect Test, Diagnosis, and Repair
    Chi, Chun-Chuan
    Wu, Cheng-Wen
    Wang, Min-Jer
    Lin, Hung-Chih
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [24] A Comparative Analysis of 3D-IC Partitioning Schemes for Asynchronous Circuits
    Caley, Landon
    Lo, Chien-Wei
    Sabado, Francis
    Di, Jia
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [25] Test Solutions for High Density 3D-IC Interconnects - Focus on SRAM-on-Logic Partitioning
    Jani, Imed
    Lattard, Didier
    Vivet, Pascal
    Durupt, Jean
    Thuries, Sebastien
    Beigne, Edith
    2019 IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2019,
  • [26] TSV Stress Aware Timing Analysis with Applications to 3D-IC Layout Optimization
    Yang, Jae-Seok
    Athikulwongse, Krit
    Lee, Young-Joon
    Lim, Sung Kyu
    Pan, David Z.
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 803 - 806
  • [27] TSV Integration with 20nm CMOS Technology for 3D-IC Enablement
    Gao, Shan
    Kannan, Sukeshwar
    Smith, Daniel
    Agarwal, Rahul
    Alapati, Ramakanth
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [28] Based IBIST auto-parallel reconfiguration of TSV defect in 3D-IC
    Benabdeladhim, Mohamed
    Hamdi, Belgacem
    Fradi, Aymen
    2015 2ND WORLD SYMPOSIUM ON WEB APPLICATIONS AND NETWORKING (WSWAN), 2015,
  • [29] The Prospect of 3D-IC
    Wong, S. Simon
    El Gamal, Abbas
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 445 - 448
  • [30] 3D-IC中基于时分复用的TSV蜂窝容错设计
    杨兆
    梁华国
    束月
    左小寒
    倪天明
    黄正峰
    微电子学, 2020, 50 (03) : 349 - 356