Test-TSV Estimation During 3D-IC Partitioning

被引:0
|
作者
Panth, Shreepad [1 ]
Samadi, Kambiz [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Qualcomm Res, San Diego, CA 92121 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three dimensional integrated circuits (3D-ICs) are emerging as a viable solution to the interconnect scaling problem. During early design space exploration, a large number of possible partitioning solutions are evaluated w.r.t. performance, area, through-silicon-via (TSV) count, etc. During this evaluation process, the number of test-TSVs need to be added to the total TSV count, to prevent unexpected area overhead later on in the design flow. While a fixed test-TSV count may provide sufficient guardbanding, in this paper we show that it often overestimates the actual number of test-TSVs required. Currently, the only way to determine the pareto-optimial test-TSV count is to sweep the test-TSV constraint, and repeatedly apply 3D test architecture optimization algorithms. This process is time consuming, and is too slow to be used in automated partitioning. In this paper, we present a quick and accurate estimation of the pareto-optimal number of test-TSVs required for a given partition. This can be used as an input to the partitioner to quickly estimate the total number of TSVs used for a given partition, reducing over-design.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Electromigration Behavior of 3D-IC TSV Interconnects
    Frank, Thomas
    Moreau, Stephane
    Chappaz, Cedrick
    Arnaud, Lucile
    Leduc, Patrick
    Thuaire, Aurelie
    Anghel, Lorena
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 326 - 330
  • [2] An Efficient Algorithm for 3D-IC TSV Assignment
    Hao, Cong
    Ding, Nan
    Yoshimura, Takeshi
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [3] An Integrated Algorithm for 3D-IC TSV Assignment
    Liu, Xiaodong
    Zhang, Yifan
    Yeap, Gary
    Zeng, Xuan
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 652 - 657
  • [4] Signal Integrity Design of TSV and Interposer in 3D-IC
    Cho, Jonghyun
    Kim, Joungho
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [5] Through Silicon Via(TSV) Defect/Pinhole Self Test Circuit for 3D-IC
    Tsai, Menglin
    Klooz, Amy
    Leonard, Alexander
    Appel, Jennie
    Franzon, Paul
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 170 - 177
  • [6] An efficient partitioning and placement based fault TSV detection in 3D-IC using deep learning approach
    Radhakrishnan Nair, Radeep Krishna
    Pothiraj, Sivakumar
    Radhakrishnan Nair, T. R.
    Cengiz, Korhan
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2021,
  • [7] TSV Assignment of Thermal and Wirelength Optimization for 3D-IC Routing
    Zhao, Yi
    Hao, Cong
    Yoshimura, Takeshi
    2018 28TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2018, : 155 - 162
  • [8] TSV- and delay-aware 3D-IC floorplanning
    Mohammad A. Ahmed
    S. Mohapatra
    M. Chrzanowska-Jeske
    Analog Integrated Circuits and Signal Processing, 2016, 87 : 235 - 248
  • [9] 3D-IC Signal TSV Assignment for Thermal and Wirelength Optimization
    Qian, Yuxin
    Hao, Cong
    Yoshimura, Takeshi
    2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,
  • [10] A bilayer temporary bonding solution for 3D-IC TSV fabrication
    Ho, Andrew
    SOLID STATE TECHNOLOGY, 2013, 56 (08) : 28 - 31