Drop Impact Reliability Analysis of 3-D Chip-on-Chip Packaging: Numerical Modeling and Experimental Validation

被引:24
|
作者
Cheng, Hsien-Chie [1 ]
Cheng, Hsin-Kai [2 ]
Lu, Su-Tsai [3 ]
Juang, Jing-Ye [3 ]
Chen, Wen-Hwa [2 ]
机构
[1] Feng Chia Univ, Dept Aerosp & Syst Engn, Taichung 407, Taiwan
[2] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu 300, Taiwan
[3] Ind Technol Res Inst, Elect & Optoelect Res Labs, Hsinchu 300, Taiwan
关键词
Drop test; interconnect reliability; Johnson-Cook (J-C) constitutive model; simplified Darveaux model; structural damping; 3-D chip-on-chip (CoC) package; PERFORMANCE;
D O I
10.1109/TDMR.2013.2261735
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper aims at investigating the drop impact solder interconnect reliability of an advanced ultra-fine-pitch 3-D integrated circuit chip stacking packaging in accordance with JEDEC board-level test specification through finite-element (FE) simulation and experimental testing. To characterize the transient dynamic responses of the package, ANSYS/LS-DYNA incorporated with the Input-G method is applied. To well simulate the mechanical behaviors of the solder interconnects, a strain-rate-dependent elastoplastic Johnson-Cook constitutive model for the Sn3.5Ag solder is applied. In addition, an inverse calculation is carried out to identify the overall structural damping of the dynamic system. Furthermore, a JEDEC-compliant drop tester is used to conduct the drop test, where failure analysis is performed using an optical microscope. Moreover, a simplified Darveaux fatigue life prediction model is constructed based on the calculated strain energy densities at different JEDEC test conditions together with the corresponding drop test data. To demonstrate the validity of the developed fatigue life prediction model, a confirmatory experiment is performed. Finally, parametric FE study incorporated with experimental design is performed to seek a design guideline for enhanced solder interconnect reliability under drop impact. Both the experimental and simulation data reveal that underfill can greatly enhance the drop impact reliability of the solder interconnects. In addition, the cornered interconnects and even package in a one-component configuration would fail earlier than the central ones, with a cohesive fracture in the Sn3.5Ag solder rather than the intermetallic compound (IMC) and its interface. Besides, an increasing IMC thickness reduces the drop impact solder interconnect reliability while enhancing the thermal cycling one.
引用
收藏
页码:499 / 511
页数:13
相关论文
共 50 条
  • [21] Impact of 3-D integration process on memory retention characteristics in thinned DRAM chip for 3-D memory
    Lee, K-W
    Tanikawa, S.
    Murugesan, M.
    Naganuma, H.
    Bea, J-C
    Fukushima, T.
    Tanaka, T.
    Koyanagi, M.
    [J]. 2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [22] Reliability Characterization of 2.5D Multi-Chip Module on Board Under Drop Impact
    Cheng, Tzu-Hsuan
    Cheng, Hsien-Chie
    Chen, Wen-Hwa
    Huang, Hsin-Yi
    Chang, Tao-Chih
    [J]. 2014 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2014, : 215 - 218
  • [23] High frequency electrical model of through wafer via for 3-D stacked chip packaging
    Ryu, Chunghyun
    Lee, Jiwang
    Lee, Hyein
    Lee, Kwangyong
    Oh, Taesung
    Kim, Joungho
    [J]. ESTC 2006: 1ST ELECTRONICS SYSTEMINTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2006, : 215 - +
  • [24] TSV Stress-Aware, Full-Chip Mechanical Reliability Analysis and Optimization for 3-D IC
    Jung, Moongon
    Mitra, Joydeep
    Pan, David
    Lim, Sung Kyu
    [J]. PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 188 - 193
  • [25] TSV Stress-Aware Full-Chip Mechanical Reliability Analysis and Optimization for 3-D IC
    Jung, Moongon
    Mitra, Joydeep
    Pan, David Z.
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (08) : 1194 - 1207
  • [26] Thermal Modeling of On-Chip Interconnects and 3D Packaging Using EM Tools
    Jiang, Lijun
    Kolluri, Seshadri
    Rubin, Barry J.
    Smith, Howard
    Colgan, Evan G.
    Scheuermann, Michael R.
    Wakil, Jamil A.
    Deutsch, Alina
    Gill, Jason
    [J]. 2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 261 - +
  • [27] Electromigration Behavior of through-Si-via (TSV) Interconnect for 3-D Flip Chip Packaging
    Ha, Sang-Su
    Yang, Jun-Mo
    Jung, Seung-Boo
    [J]. MATERIALS TRANSACTIONS, 2010, 51 (05) : 1020 - 1027
  • [28] Full-Chip Signal Integrity Analysis and Optimization of 3-D ICs
    Song, Taigon
    Liu, Chang
    Peng, Yarui
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1636 - 1648
  • [29] The Thermal Analysis Study of 3D Bare Chip Laminated Packaging Structure
    Huang, Bangze
    Wu, Zhaohua
    [J]. 2ND INTERNATIONAL CONFERENCE ON MATERIALS SCIENCE, RESOURCE AND ENVIRONMENTAL ENGINEERING (MSREE 2017), 2017, 1890
  • [30] Theoretical analysis and experiment of a novel DEP chip with 3-D silicon electrodes
    Yu, LM
    Tay, FEH
    Xu, GL
    Iliescu, C
    Avram, M
    [J]. INTERNATIONAL JOURNAL OF SOFTWARE ENGINEERING AND KNOWLEDGE ENGINEERING, 2005, 15 (02) : 231 - 236