Evolutionary Computation on Coarse-Grain Reconfigurable Architecture

被引:0
|
作者
Qiang, Wei [1 ]
Cai, Tian [2 ]
Kou, Zhongwei [2 ]
Song, Liguo [3 ]
Cao, Hui [4 ]
Li, Hui [1 ]
机构
[1] China Univ Geosci, Sch Comp, Wuhan 430074, Hubei, Peoples R China
[2] Wuhan Univ, Sch Elect Informat, Wuhan 430079, Hubei, Peoples R China
[3] Beijing Microelect Technol Inst, Beijing 100076, Peoples R China
[4] China Univ Geosci, Teaching & Expt Ctr Informat Technol, Wuhan 430074, Hubei, Peoples R China
来源
PROGRESS IN INTELLIGENCE COMPUTATION AND APPLICATIONS | 2008年
基金
中国博士后科学基金;
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
System-on-chip (SOC) evolution is demonstrated on commercial field programmable gate arrays. A coarse-grain reconfigurable architecture is proposed based on the system-on-programmable-chip (SOPC) technology, which is expected to bring benefits to applications of spacecraft survivability. The distributed architecture inherently makes it a suitable candidate for fault-tolerant design. The fault-tolerant ability originates from the many approaches of an algorithm to be mapped onto the evolvable chip: new hardware configurations can be synthesized to provide required functionality and existing function can be preserved in condition where the hardware is subject to faults. The architecture is implemented on Altera Cyclone II 2C35 using DE2 board.
引用
收藏
页码:330 / 333
页数:4
相关论文
共 50 条
  • [41] A dynamically reconfigurable video compression scheme using FPGAs with coarse-grain parallelism
    Ramachandran, S
    Srinivasan, S
    VLSI DESIGN, 2002, 15 (02) : 521 - 528
  • [42] An Area-Efficient Interconnection Network for Coarse-Grain Reconfigurable Cryptographic Array
    Qu, Tongzhou
    Dai, Zibin
    Nan, Longmei
    Li, Wei
    Yin, Anqi
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 710 - 713
  • [43] Network topology exploration of mesh-based coarse-grain reconfigurable architectures
    Bansal, N
    Gupta, S
    Dutt, N
    Nicolau, A
    Gupta, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 474 - 479
  • [44] A coarse-grain model of DNA
    Knotts, Thomas A.
    Rathore, Nitin
    de Pablo, Juan J.
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2006, 232 : 417 - 417
  • [45] MORA: A new coarse-grain reconfigurable array for high throughput multimedia processing
    Lanuzza, Marco
    Perri, Stefania
    Corsonello, Pasquale
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION - PROCEEDINGS, 2007, 4599 : 159 - +
  • [46] Energy Efficient Coarse-Grain Reconfigurable Array for Accelerating Digital Signal Processing
    Lanuzza, Marco
    Perri, Stefania
    Corsonello, Pasquale
    Margala, Martin
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 297 - +
  • [47] CRISP: Coarse-grain reconfigurable image signal processor for digital still cameras
    Chen, Jason C.
    Shen, Chun-Fu
    Chien, Shao-Yi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4379 - +
  • [48] Tunable Multiprocess Mapping on Coarse-Grain Reconfigurable Architectures With Dynamic Frequency Control
    Schafer, Benjamin Carrion
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 324 - 328
  • [49] A reconfigurable coarse-grain data-path for accelerating computational intensive kernels
    Galanis, MD
    Theodoridis, G
    Tragoudas, S
    Goutis, CE
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (04) : 877 - 893
  • [50] Address Generation Scheme for a Coarse Grain Reconfigurable Architecture
    Shami, Muhammad Ali
    Hemani, Ahmed
    ASAP 2011 - 22ND IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2011), 2011, : 17 - 24