Evolutionary Computation on Coarse-Grain Reconfigurable Architecture

被引:0
|
作者
Qiang, Wei [1 ]
Cai, Tian [2 ]
Kou, Zhongwei [2 ]
Song, Liguo [3 ]
Cao, Hui [4 ]
Li, Hui [1 ]
机构
[1] China Univ Geosci, Sch Comp, Wuhan 430074, Hubei, Peoples R China
[2] Wuhan Univ, Sch Elect Informat, Wuhan 430079, Hubei, Peoples R China
[3] Beijing Microelect Technol Inst, Beijing 100076, Peoples R China
[4] China Univ Geosci, Teaching & Expt Ctr Informat Technol, Wuhan 430074, Hubei, Peoples R China
来源
PROGRESS IN INTELLIGENCE COMPUTATION AND APPLICATIONS | 2008年
基金
中国博士后科学基金;
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
System-on-chip (SOC) evolution is demonstrated on commercial field programmable gate arrays. A coarse-grain reconfigurable architecture is proposed based on the system-on-programmable-chip (SOPC) technology, which is expected to bring benefits to applications of spacecraft survivability. The distributed architecture inherently makes it a suitable candidate for fault-tolerant design. The fault-tolerant ability originates from the many approaches of an algorithm to be mapped onto the evolvable chip: new hardware configurations can be synthesized to provide required functionality and existing function can be preserved in condition where the hardware is subject to faults. The architecture is implemented on Altera Cyclone II 2C35 using DE2 board.
引用
收藏
页码:330 / 333
页数:4
相关论文
共 50 条
  • [21] A basic data routing model for a coarse-grain reconfigurable hardware
    Guo, Jie
    Belov, Gleb
    Fettweis, Gerhard P.
    RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 419 - 424
  • [22] Efficient mapping of hierarchical trees on coarse-grain reconfigurable architectures
    Rivera, F
    Sanchez-Elez, M
    Fernandez, M
    Hermida, R
    Bagherzadeh, N
    INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 30 - 35
  • [23] A Comparison of DAG and Mesh Topologies for Coarse-Grain Reconfigurable Array
    Antusiak, Jonathan
    Trouve, Antoine
    Murakami, Kazuaki
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 227 - 233
  • [24] On Scaling Speedup with Coarse-Grain Coprocessor Accelerators on Reconfigurable Platforms
    Kornaros, George
    Motakis, Antonios
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 355 - 362
  • [25] COARSE-GRAIN DYNAMICALLY RECONFIGURABLE COPROCESSOR FOR IMAGE PROCESSING IN SOPC
    Lindoso, Almudena
    Entrena, Luis
    Izquierdo, Juan
    Liu-Jimenez, Judith
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 538 - 541
  • [26] Cyclic reconfiguration for pipelined applications on coarse-grain reconfigurable circuits
    Fujisawa, H
    Saito, M
    Arai, M
    Ozawa, T
    Yoshizawa, H
    2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 379 - 382
  • [27] Architecture design of a coarse-grain reconfigurable multiply-accumulate unit for data-intensive applications
    Tatas, K.
    Koutroumpezis, G.
    Soudris, D.
    Thanailakis, A.
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (02) : 74 - 93
  • [28] Interconnect-aware mapping of applications to coarse-grain reconfigurable architectures
    Bansal, N
    Gupta, S
    Dutt, N
    Nicolau, A
    Gupta, R
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 891 - 899
  • [29] Inter-thread Communication in Multithreaded, Reconfigurable Coarse-grain Arrays
    Voitsechov, Dani
    Port, Oron
    Etsion, Yoav
    2018 51ST ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2018, : 42 - 54
  • [30] Comparison of architectures of a coarse-grain reconfigurable multiply-accumulate unit
    Bidhul, C. B.
    Hampannavar, Naveen
    Joseph, Sajeevan
    Jayakrishnan, P.
    Kumaravel, Sivasankaran
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 225 - 230