Design of a GHz high speed memory system

被引:0
|
作者
Yong, LT [1 ]
Wei, FS [1 ]
Kang, CK [1 ]
机构
[1] DSO Natl Labs, Singapore 118230, Singapore
来源
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital application has moved towards operating speed of hundreds of Mega Hertz, with the sampling speed of ADC moving into Giga Hertz range. There is an increasing need for the design and development of a high-speed data acquisition system that is capable of capturing and processing digitised analogue signal at high speed. Due to the light timing budget, high operating speed components, Emitter-Coupled-Logic (ECL) families components with rise time of typically less than 300ps were used in the design. With this operating speed and short rise time, signal integrity issues like reflections due to impedance mismatches and crosstalk among the traces of the printed circuit board can no longer be neglected. A quick and reliable approach was taken in the design and implementation of a 1 GHz high-speed data acquisition system using commercial-off-the-shelf (COTS) discrete components. High-speed digital design issues and methodology were explored in this project and verified with the implemented hardware. This paper gives an overview of the system and focuses on the use of functional and signal-integrity computer simulation software to confirm system performance at the early design stage before actual hardware implementation. Simulation results were further confirmed with the actual hardware implemented, and was found to be close. This has helped to reduce the design cycle time and development cost of the project.
引用
收藏
页码:100 / 109
页数:10
相关论文
共 50 条
  • [21] Design of high speed data acquisition system
    Hou, Xiaomin
    Wan, Yuanqin
    Li, Gang
    Ou, Hongwu
    Shu Ju Cai Ji Yu Chu Li/Journal of Data Acquisition & Processing, 2000, 15 (02): : 245 - 247
  • [22] 60GHz High Speed Wireless Link - Technology and Design Challenges
    Wang, Dawn
    Cahoon, Ned
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1335 - 1339
  • [23] Design of high-speed modified booth multipliers operating at GHz ranges
    Kim, Soojin
    Cho, Kyeongsoon
    World Academy of Science, Engineering and Technology, 2010, 61 : 1 - 4
  • [24] Design of high-speed modified booth multipliers operating at GHz ranges
    Kim, Soojin
    Cho, Kyeongsoon
    World Academy of Science, Engineering and Technology, 2010, 37 : 1 - 4
  • [25] System-level design of 60GHz front-end for Gbps high speed wireless communication
    Luo, Jun
    Zhang, Lei
    Wang, Yan
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [26] HIGH-SPEED PLATED-WIRE MEMORY SYSTEM
    WAABEN, S
    IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, 1967, EC16 (03): : 335 - +
  • [27] LOCAL MEMORY FOR A HIGH-SPEED DIGITAL TEST SYSTEM
    BUSH, TS
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1977, 13 (02) : 222 - 222
  • [28] LOCAL MEMORY FOR A HIGH-SPEED DIGITAL TEST SYSTEM
    BUSH, TS
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1977, 26 (03) : 217 - 220
  • [29] The Research on 220GHz Multicarrier High-Speed Communication System
    Zhongqian Niu
    Bo Zhang
    Jiale Wang
    Ke Liu
    Zhi Chen
    Ke Yang
    Zhen Zhou
    Yong Fan
    Yaohui Zhang
    Dongfeng Ji
    Yinian Feng
    Yang Liu
    中国通信, 2020, 17 (03) : 131 - 139
  • [30] Performance of the 19-GHz high-speed wireless LAN system
    Okada, T
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2000, 18 (11) : 2190 - 2197