On-chip communication for neuro-glia networks

被引:0
|
作者
Martin, George [1 ]
Harkin, Jim [1 ]
McDaid, Liam J. [1 ]
Wade, John J. [1 ]
Liu, Junxiu [1 ]
机构
[1] Ulster Univ Magee, Sch Comp Engn & Intelligent Syst, Magee, Derry, North Ireland
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2018年 / 12卷 / 04期
关键词
neural chips; integrated circuit interconnections; on-chip communication; neuro-glia network mapping; geometric scaling; manufacturing process; hardware reliability; biological self-repair computational model; local communication mechanism; global astrocyte network; scalable communication interconnect; communication infrastructure; global self-repair process; astrocyte communication; synaptic activity regulation; astrocyte cells; faulty synapse connections; astrocyte-driven repair process; neural networks; ASTROCYTE; ARCHITECTURE; DESIGN; SYSTEM;
D O I
10.1049/iet-cdt.2017.0187
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware has become more prone to faults as a result of geometric scaling, wear-out and faults caused during the manufacturing process, therefore, the reliability of hardware is reliant on the need to continually adapt to faults. A computational model of biological self-repair in the brain, derived from observing the role of astrocytes (a glial cell found in the mammalian brain), has captured self-repair within models of neural networks known as neuro-glia networks. This astrocyte-driven repair process can address the issues of faulty synapse connections between neurons. These astrocyte cells are distributed throughout a neuro-glia network and regulate synaptic activity, and it has been observed in computational models that this can result in a fine-grained self-repair process. Therefore, mapping neuro-glia networks to hardware provides a strategy for achieving self-repair in hardware. The internal interconnecting of these networks in hardware is a challenge. Previous work has focused on addressing neuron to astrocyte communication (local), however, the global self-repair process is dependent on the communication infrastructure between astrocyte-to-astrocyte; e.g. astrocyte network. This study addresses the key challenge of providing a scalable communication interconnect for global astrocyte network requirements and how it integrates with existing local communication mechanism. Area/power results demonstrate scalable implementations with the ring topology while meeting timing requirements.
引用
收藏
页码:130 / 138
页数:9
相关论文
共 50 条
  • [41] Benchmarking of on-chip interconnection networks
    Wiklund, D
    Sathe, S
    Liu, D
    [J]. 16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 621 - 624
  • [42] On-chip communication architectures for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    [J]. 2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 332 - 335
  • [43] Inference of channel types in micro-architectural models of on-chip communication networks
    van Gastel, Bernard
    Verbeek, Freek
    Schmaltz, Julien
    [J]. 2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
  • [44] Guest Editorial: Electromagnetic Nanonetworks: From On-Chip Communication to Wearable and Implantable Networks
    Petrov, Vitaly
    Abadal, Sergi
    Han, Chong
    Galluccio, Laura
    Akyildiz, Ian F.
    Jornet, Josep M.
    [J]. IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2024, 42 (08) : 1963 - 1966
  • [45] Real-Time Communication Analysis with a Priority Share Policy in On-Chip Networks
    Shi, Zheng
    Burns, Alan
    [J]. PROCEEDINGS OF THE 21ST EUROMICRO CONFERENCE ON REAL-TIME SYSTEMS, 2009, : 3 - 12
  • [46] Maximal Connectivity Test with Channel-Open Faults in On-Chip Communication Networks
    Biswajit Bhowmik
    [J]. Journal of Electronic Testing, 2020, 36 : 385 - 408
  • [47] Delta Multi-Stage Interconnection Networks for Scalable Wireless On-Chip Communication
    Mnejja, Sirine
    Aydi, Yassine
    Abid, Mohamed
    Monteleone, Salvatore
    Catania, Vincenzo
    Palesi, Maurizio
    Patti, Davide
    [J]. ELECTRONICS, 2020, 9 (06) : 1 - 19
  • [48] Butterfly and Benes-based on-chip communication networks for multiprocessor turbo decoding
    Moussa, Hazem
    Muller, Olivier
    Baghdadi, Amer
    Jezequel, Michel
    [J]. 2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 654 - 659
  • [49] Worst-Case Communication Time Analysis for On-Chip Networks With Finite Buffers
    Bomer, Rubens Vicente De Liz
    Zeferino, Cesar Albenes
    Seman, Laio Oriel
    Leithardt, Valderi Reis Quietinho
    [J]. IEEE ACCESS, 2023, 11 : 25120 - 25131
  • [50] On-chip networks: A scalable, communication-centric embedded system design paradigm
    Henkel, J
    Wolf, W
    Chakradhar, S
    [J]. 17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 845 - 851