Full-chip lithography manufacturability check for yield improvement

被引:1
|
作者
Huang, Yongfa [1 ]
Tseng, Edward [1 ]
Lin, Benjamin Szu-Min [1 ]
Yu, Chun Chi [1 ]
Wang, Chien-Ming [2 ]
Liu, Hua-Yu [2 ]
机构
[1] United Microelect Corp, 18 Nan Ke Rd 2,Sci Based Ind Pk, Shan Hua 741, Tainan County, Taiwan
[2] Brion Technol, Santa Clara, CA 95054 USA
来源
DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING IV | 2006年 / 6156卷
关键词
process window; mask error enhancement factor (MEEF); lithography manufacturability; model accuracy; lithography simulation; process window modeling;
D O I
10.1117/12.656401
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we will demonstrate a novel approach to improve process window prediction capability. The new method, Lithography Manufacturability Check (LMC), will be shown to be capable of predicting wafer level CDs across an entire chip and the lithography process window with a CD accuracy of better than 10nm. The impact of reticle CD error on the weak points also will be discussed. The advantages of LMC for full chip process window analysis as well as the MEEF check to catch process weak points will be shown and the application to real designs will be demonstrated in this paper. LMC and MEEF checks are based on a new lithography model referred to as the Focus Exposure Matrix Model (FEM Model). Using this approach, a single model capable of simulating a complete range of focus and exposure conditions can be generated with minimal effort. Such models will be shown to achieve a predictive accuracy of less than 5nm for device patterns at nominal conditions and less than 10nm across the entire range of process conditions which define the nominal process window. Based on the inspection results of the full chip LMC check, we identify process weak points (with limited process window or excessive sensitivity to mask error) and provide feedback to the front end design stage for pattern correction to maximize the overall process window and increase production manufacturability. The performance and full function of LMC will also be described in this paper.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Full-chip lithography simulation and design analysis - How OPC is changing IC design
    Spence, C
    EMERGING LITHOGRAPHIC TECHNOLOGIES IX, PTS 1 AND 2, 2005, 5751 : 1 - 14
  • [32] Full-chip simulation of LSI lithography mask using multi-scale analysis
    Sawamura, J.
    Suzuki, K.
    Ohtsubo, H.
    COMPUTATIONAL METHODS, PTS 1 AND 2, 2006, : 1641 - +
  • [33] Inverse lithography technology: 30 years from concept to practical, full-chip reality
    Pang, Linyong
    JOURNAL OF MICRO-NANOPATTERNING MATERIALS AND METROLOGY-JM3, 2021, 20 (03):
  • [34] Characterization and mitigation of relative edge placement errors (rEPE) in full-chip computational lithography
    Sturtevant, John
    Gupta, Rachit
    Shang, Shumay
    Liubich, Vlad
    Word, James
    PHOTOMASK TECHNOLOGY 2015, 2015, 9635
  • [35] Full-chip lithography simulation and design analysis - How OPC is changing IC design
    Spence, C
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING III, 2005, 5756 : XI - XXIV
  • [36] Full-chip characterization of compression algorithms for direct-write maskless lithography systems
    Dai, Vito
    Zakhor, Avideh
    Cramer, George
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2010, 9 (01):
  • [37] A Full-Chip ESD Simulation Flow
    Poon, Steven S.
    Sreedhar, Kushal
    Joshi, Chinmay
    Escalante, Marco
    2015 37TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2015,
  • [38] A Full-chip DSA Correction Framework
    Wang, Wei-Long
    Latypov, Azat
    Zou, Yi
    Coskun, Tamer H.
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES VI, 2014, 9049
  • [39] Full-chip source and mask optimization
    Tsai, Min-Chun
    Hsu, Stephen
    Chen, Luoqi
    Lu, Yen-Wen
    Li, Jiangwei
    Chen, Frank
    Chen, Hong
    Tao, Jun
    Chen, Been-Der
    Feng, Hanying
    Wong, William
    Yuan, Wei
    Li, Xiaoyang
    Li, Zhipan
    Li, Liang
    Dover, Russell
    Liu, Hua-yu
    Koonmen, Jim
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973
  • [40] Full-chip high resolution electron-beam lithography proximity effect correction modeling
    Isoyan, Artak
    Melvin, Lawrence S., III
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES II, 2010, 7637