Full-chip lithography manufacturability check for yield improvement

被引:1
|
作者
Huang, Yongfa [1 ]
Tseng, Edward [1 ]
Lin, Benjamin Szu-Min [1 ]
Yu, Chun Chi [1 ]
Wang, Chien-Ming [2 ]
Liu, Hua-Yu [2 ]
机构
[1] United Microelect Corp, 18 Nan Ke Rd 2,Sci Based Ind Pk, Shan Hua 741, Tainan County, Taiwan
[2] Brion Technol, Santa Clara, CA 95054 USA
来源
DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING IV | 2006年 / 6156卷
关键词
process window; mask error enhancement factor (MEEF); lithography manufacturability; model accuracy; lithography simulation; process window modeling;
D O I
10.1117/12.656401
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we will demonstrate a novel approach to improve process window prediction capability. The new method, Lithography Manufacturability Check (LMC), will be shown to be capable of predicting wafer level CDs across an entire chip and the lithography process window with a CD accuracy of better than 10nm. The impact of reticle CD error on the weak points also will be discussed. The advantages of LMC for full chip process window analysis as well as the MEEF check to catch process weak points will be shown and the application to real designs will be demonstrated in this paper. LMC and MEEF checks are based on a new lithography model referred to as the Focus Exposure Matrix Model (FEM Model). Using this approach, a single model capable of simulating a complete range of focus and exposure conditions can be generated with minimal effort. Such models will be shown to achieve a predictive accuracy of less than 5nm for device patterns at nominal conditions and less than 10nm across the entire range of process conditions which define the nominal process window. Based on the inspection results of the full chip LMC check, we identify process weak points (with limited process window or excessive sensitivity to mask error) and provide feedback to the front end design stage for pattern correction to maximize the overall process window and increase production manufacturability. The performance and full function of LMC will also be described in this paper.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] A GPU-based full-chip inverse lithography solution for random patterns
    Torunoglu, Ilhami
    Karakas, Ahmet
    Elsen, Erich
    Andrus, Curtis
    Bremen, Brandon
    Dimitrov, Boris
    Ungar, Jeffrey
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION IV, 2010, 7641
  • [22] Full-chip reliability analysis
    Rochel, S
    Steele, G
    Lloyd, JR
    Hussain, SZ
    Overhauser, D
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 356 - 362
  • [23] Full-chip harmonic balance
    Long, D
    Melville, R
    Ashby, K
    Horton, B
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 379 - 382
  • [24] Full-chip reliability analysis
    Overhauser, D
    Lloyd, JR
    Rochel, S
    Steele, G
    Hussain, SZ
    MICROELECTRONICS AND RELIABILITY, 1998, 38 (6-8): : 851 - 859
  • [25] Full-chip lithography simulation and design analysis - How OPC is changing IC design
    Spence, C
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XIX, PTS 1-3, 2005, 5752 : XXI - XXXIV
  • [26] Full-chip lithography simulation and design analysis - How OPC is changing IC design
    Spence, C
    OPTICAL MICROLITHOGRAPHY XVIII, PTS 1-3, 2005, 5754 : XXV - XXXVIII
  • [27] A systematic approach to correct critical patterns induced by the lithography process at the full-chip level
    Park, CH
    Kim, YH
    Park, JS
    Kim, KD
    Yoo, MH
    Kong, JT
    OPTICAL MICROLITHOGRAPHY XII, PTS 1 AND 2, 1999, 3679 : 622 - 629
  • [28] Full-chip implementation of IDEALSmile on 90-nm-node devices by ArF lithography
    Yamazoe, K
    Cantú, P
    Capetti, G
    Evangelista, E
    Hasegawa, Y
    Iwasa, J
    Toublan, O
    Loi, S
    Lupo, M
    Pepe, A
    Kuno, T
    Suzuki, A
    Saitoh, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (7B): : 5526 - 5534
  • [29] Approach to full-chip simulation and correction of stencil mask distortion for proximity electron lithography
    Sawamura, J
    Suzuki, K
    Omori, S
    Ashida, I
    Ohnuma, H
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2004, 22 (06): : 3092 - 3096
  • [30] Full-chip lithography simulation and design analysis - How OPC is changing IC design
    Spence, C
    ADVANCES IN RESIST TECHNOLOGY AND PROCESSING XXII, PT 1 AND 2, 2005, 5753 : XIX - XXXII