共 50 条
- [1] Novel lithography rule check for full-chip side lobe detection OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924
- [2] A Focus Exposure Matrix model for full chip lithography manufacturability check and optical proximity correction PHOTOMASK AND NEXT GENERATION LITHOGRAPHY MASK TECHNOLOGY XIII, PTS 1 AND 2, 2006, 6283
- [3] Full-chip manufacturing reliability check and correction (MRC2 TM) -: a first step towards design for manufacturability with low K1 lithography 24TH ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PT 1 AND 2, 2004, 5567 : 382 - 393
- [4] Curvilinear mask solutions for full-chip EUV lithography NOVEL PATTERNING TECHNOLOGIES 2022, 2022, 12054
- [5] Full-chip lithography verification for multilayer structure in electron-beam lithography JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (9B): : 6171 - 6177
- [6] E-beam writing time improvement for Inverse Lithography Technology mask for full-chip PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XVII, 2010, 7748
- [7] Lithography simulation-based full-chip design analyses DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING IV, 2006, 6156
- [8] A physical resist shrinkage model for full-chip lithography simulations ADVANCES IN PATTERNING MATERIALS AND PROCESSES XXXIII, 2016, 9779
- [9] Full-chip lithography verification for multilayer structure in electron-beam lithography Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2007, 46 (9 B): : 6171 - 6177
- [10] A full-chip 3D computational lithography framework OPTICAL MICROLITHOGRAPHY XXV, PTS 1AND 2, 2012, 8326