Full-chip lithography manufacturability check for yield improvement

被引:1
|
作者
Huang, Yongfa [1 ]
Tseng, Edward [1 ]
Lin, Benjamin Szu-Min [1 ]
Yu, Chun Chi [1 ]
Wang, Chien-Ming [2 ]
Liu, Hua-Yu [2 ]
机构
[1] United Microelect Corp, 18 Nan Ke Rd 2,Sci Based Ind Pk, Shan Hua 741, Tainan County, Taiwan
[2] Brion Technol, Santa Clara, CA 95054 USA
来源
DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING IV | 2006年 / 6156卷
关键词
process window; mask error enhancement factor (MEEF); lithography manufacturability; model accuracy; lithography simulation; process window modeling;
D O I
10.1117/12.656401
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we will demonstrate a novel approach to improve process window prediction capability. The new method, Lithography Manufacturability Check (LMC), will be shown to be capable of predicting wafer level CDs across an entire chip and the lithography process window with a CD accuracy of better than 10nm. The impact of reticle CD error on the weak points also will be discussed. The advantages of LMC for full chip process window analysis as well as the MEEF check to catch process weak points will be shown and the application to real designs will be demonstrated in this paper. LMC and MEEF checks are based on a new lithography model referred to as the Focus Exposure Matrix Model (FEM Model). Using this approach, a single model capable of simulating a complete range of focus and exposure conditions can be generated with minimal effort. Such models will be shown to achieve a predictive accuracy of less than 5nm for device patterns at nominal conditions and less than 10nm across the entire range of process conditions which define the nominal process window. Based on the inspection results of the full chip LMC check, we identify process weak points (with limited process window or excessive sensitivity to mask error) and provide feedback to the front end design stage for pattern correction to maximize the overall process window and increase production manufacturability. The performance and full function of LMC will also be described in this paper.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Novel lithography rule check for full-chip side lobe detection
    Wu, T. S.
    Yang, Elvis
    Yang, T. H.
    Chen, K. C.
    Lu, C. Y.
    OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924
  • [2] A Focus Exposure Matrix model for full chip lithography manufacturability check and optical proximity correction
    Zhang, Youping
    Feng, Mu
    Liu, Hua-yu
    PHOTOMASK AND NEXT GENERATION LITHOGRAPHY MASK TECHNOLOGY XIII, PTS 1 AND 2, 2006, 6283
  • [3] Full-chip manufacturing reliability check and correction (MRC2 TM) -: a first step towards design for manufacturability with low K1 lithography
    Hsu, M
    Laidig, T
    Wampler, KE
    Hsu, S
    Shi, XL
    Chen, JF
    Van Den Broeke, D
    24TH ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PT 1 AND 2, 2004, 5567 : 382 - 393
  • [4] Curvilinear mask solutions for full-chip EUV lithography
    Hooker, Kevin
    Xiao, Guangming
    Tang, Yu-Po
    Zhang, Yunqiang
    Jeong, Moongyu
    Valadez, John
    Lucas, Kevin
    NOVEL PATTERNING TECHNOLOGIES 2022, 2022, 12054
  • [5] Full-chip lithography verification for multilayer structure in electron-beam lithography
    Ogino, Kozo
    Hoshino, Hiromi
    Arimoto, Hiroshi
    Machida, Yasuhide
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (9B): : 6171 - 6177
  • [6] E-beam writing time improvement for Inverse Lithography Technology mask for full-chip
    Xiao, Guangming
    Son, Dong Hwan
    Cecil, Tom
    Irby, Dave
    Kim, David
    Baik, Ki-Ho
    Kim, Byung-Gook
    Jung, SungGon
    Suh, Sung Soo
    Cho, Hanku
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XVII, 2010, 7748
  • [7] Lithography simulation-based full-chip design analyses
    Gupta, Puneet
    Kahng, Andrew B.
    Nakagawa, Sam
    Shah, Saumil
    Sharma, Puneet
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING IV, 2006, 6156
  • [8] A physical resist shrinkage model for full-chip lithography simulations
    Liu, Peng
    Zheng, Leiwu
    Ma, Maggie
    Zhao, Qian
    Fan, Yongfa
    Zhang, Qiang
    Feng, Mu
    Guo, Xin
    Wallow, Tom
    Gronlund, Keith
    Goossens, Ronald
    Zhang, Gary
    Lu, Yenwen
    ADVANCES IN PATTERNING MATERIALS AND PROCESSES XXXIII, 2016, 9779
  • [9] Full-chip lithography verification for multilayer structure in electron-beam lithography
    Ogino, Kozo
    Hoshino, Hiromi
    Arimoto, Hiroshi
    Machida, Yasuhide
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2007, 46 (9 B): : 6171 - 6177
  • [10] A full-chip 3D computational lithography framework
    Liu, Peng
    Zhang, Zhengfan
    Lan, Song
    Zhao, Qian
    Feng, Mu
    Liu, Hua-yu
    Vellanki, Venu
    Lu, Yen-wen
    OPTICAL MICROLITHOGRAPHY XXV, PTS 1AND 2, 2012, 8326