Sub-micron strained Si:SiGe heterostructure MOSFETs

被引:1
|
作者
Clifton, PA [1 ]
Lavelle, SJ [1 ]
ONeill, AG [1 ]
机构
[1] UNIV NEWCASTLE UPON TYNE,DEPT ELECT & ELECT ENGN,NEWCASTLE TYNE NE1 7RU,TYNE & WEAR,ENGLAND
关键词
D O I
10.1016/S0026-2692(97)00007-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Si:SiGe heteroepitaxy raises the prospect of combining the attributes of high mobility channel engineering with mainstream silicon MOS technology. The design of the heteroepitaxial structure is investigated here by means of a response surface methodology study of strained SiGe p-channel heterostructure MOSFETs using two-dimensional numerical device simulation. The reduced effective density of states inherent in a strained channel layer is included and shown to result in a lower inversion charge concentration in the channel. Particular performance metrics evaluated are the gate bias range for buried channel operation and the maximum channel charge, which determines the peak transcon ductance (g(m)) and maximum current drive. It is shown that at the high levels of sub-channel doping appropriate for MOSFETs with sub-micron channel lengths, a small or non-existent window of buried channel operation may arise due to the onset of parasitic surface inversion. Various means of increasing the contribution of strained channel conduction to the drain current are considered, including composition grading and modulation doping. The conclusions are equally applicable to strained silicon n-channel heterostructure MOSFETs. (C) 1997 Elsevier Science Ltd.
引用
收藏
页码:691 / 701
页数:11
相关论文
共 50 条
  • [41] SUB-MICRON VLSI
    BUSS, D
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (10) : 1660 - 1660
  • [42] SUB-MICRON LITHOGRAPHY
    BLAIS, PD
    [J]. OPTICAL ENGINEERING, 1983, 22 (02) : 175 - 175
  • [43] NEW HOT-CARRIER INJECTION AND DEVICE DEGRADATION IN SUB-MICRON MOSFETS
    TAKEDA, E
    NAKAGOME, Y
    KUME, H
    ASAI, S
    [J]. IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1983, 130 (03): : 144 - 150
  • [44] Characterization of the Short Channel Effect on the Threshold Voltage in Deep Sub-micron MOSFETs
    Lakhlef, A.
    Benfdila, A.
    Achour, H.
    Bennamane, K.
    [J]. AFRICAN REVIEW OF PHYSICS, 2008, 2 : 18 - 20
  • [45] Simulation and modelling of transport properties in strained-Si and strained-Si/SiGe-on-insulator MOSFETs
    Roldán, JB
    Gámiz, F
    [J]. SOLID-STATE ELECTRONICS, 2004, 48 (08) : 1347 - 1355
  • [46] Gate stack architecture analysis and channel engineering in deep sub-micron MOSFETs
    Inani, A
    Rao, RV
    Cheng, BH
    Woo, J
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1999, 38 (4B): : 2266 - 2271
  • [47] A Compact Model for Single Event Effects in PD SOI Sub-Micron MOSFETs
    Alvarado, Joaquin
    Kilchytska, Valeriya
    Boufouss, Elhafed
    Susana Soto-Cruz, Blanca
    Flandre, Denis
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (04) : 943 - 949
  • [48] Energy broadening of quantized inversion layer states in deep sub-micron MOSFETs
    Haque, A
    Rahman, A
    Khosru, QDM
    [J]. PROCEEDING OF THE TENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOLS I AND II, 2000, 3975 : 576 - 579
  • [49] HOT-ELECTRON INJECTION CHARACTERISTICS IN ASYMMETRICALLY STRUCTURED SUB-MICRON MOSFETS
    OKABE, N
    TAKATO, H
    OOWAKI, Y
    HAMAMOTO, T
    NITAYAMA, A
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1989, 28 (01): : L21 - L23
  • [50] Reliability simulation of AC hot carrier degradation for deep sub-micron MOSFETs
    Shimizu, S
    Tanizawa, M
    Kusunoki, S
    Inuishi, M
    Miyoshi, H
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1996, 79 (11): : 19 - 27