Sub-micron strained Si:SiGe heterostructure MOSFETs

被引:1
|
作者
Clifton, PA [1 ]
Lavelle, SJ [1 ]
ONeill, AG [1 ]
机构
[1] UNIV NEWCASTLE UPON TYNE,DEPT ELECT & ELECT ENGN,NEWCASTLE TYNE NE1 7RU,TYNE & WEAR,ENGLAND
关键词
D O I
10.1016/S0026-2692(97)00007-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Si:SiGe heteroepitaxy raises the prospect of combining the attributes of high mobility channel engineering with mainstream silicon MOS technology. The design of the heteroepitaxial structure is investigated here by means of a response surface methodology study of strained SiGe p-channel heterostructure MOSFETs using two-dimensional numerical device simulation. The reduced effective density of states inherent in a strained channel layer is included and shown to result in a lower inversion charge concentration in the channel. Particular performance metrics evaluated are the gate bias range for buried channel operation and the maximum channel charge, which determines the peak transcon ductance (g(m)) and maximum current drive. It is shown that at the high levels of sub-channel doping appropriate for MOSFETs with sub-micron channel lengths, a small or non-existent window of buried channel operation may arise due to the onset of parasitic surface inversion. Various means of increasing the contribution of strained channel conduction to the drain current are considered, including composition grading and modulation doping. The conclusions are equally applicable to strained silicon n-channel heterostructure MOSFETs. (C) 1997 Elsevier Science Ltd.
引用
收藏
页码:691 / 701
页数:11
相关论文
共 50 条
  • [31] Strained Si MOSFETs on relaxed SiGe platforms: performance and challenges
    Chattopadhyay, S
    Driscoll, LD
    Kwa, KSK
    Olsen, SH
    O'Neill, AG
    [J]. SOLID-STATE ELECTRONICS, 2004, 48 (08) : 1407 - 1416
  • [32] Simulations of Scaled Sub-100 nm Strained Si/SiGe p-Channel MOSFETs
    Yang, L.
    Watling, J. R.
    Borici, M.
    Wilkins, R. C. W.
    Asenov, A.
    Barker, J. R.
    Roy, S.
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2003, 2 (2-4) : 363 - 368
  • [33] Simulations of Scaled Sub-100 nm Strained Si/SiGe p-Channel MOSFETs
    L. Yang
    J.R. Watling
    M. Boriçi
    R.C.W. Wilkins
    A. Asenov
    J.R. Barker
    S. Roy
    [J]. Journal of Computational Electronics, 2003, 2 : 363 - 368
  • [34] EXISTENCE OF DOUBLE-CHARGED OXIDE TRAPS IN SUB-MICRON MOSFETS
    NAKAMURA, H
    YASUDA, N
    TANIGUCHI, K
    HAMAGUCHI, C
    TORIUMI, A
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1989, 28 (11): : L2057 - L2060
  • [35] THE V-E RELATION AND THE FIELD DISTRIBUTION IN SUB-MICRON MOSFETS
    LEBURTON, JP
    DORDA, G
    [J]. JOURNAL DE PHYSIQUE, 1981, 42 (NC7): : 193 - 200
  • [36] SIMULATION OF SOURCE DRAIN STRUCTURES FOR SUB-MICRON MOSFETS WITH AND WITHOUT PREAMORPHIZATION
    ORLOWSKI, M
    MAZURE, C
    MADER, L
    [J]. JOURNAL DE PHYSIQUE, 1988, 49 (C-4): : 557 - 560
  • [37] Alternative gate insulators for deep sub-micron channel length MOSFETs
    Rao, VR
    Eisele, I
    Grabolla, T
    [J]. SEMICONDUCTOR DEVICES, 1996, 2733 : 54 - 56
  • [38] A new sub-micron 24 V SiGe:C resurf HBT
    Melai, J
    Magnée, PHC
    Hueting, RJE
    Neuilly, FI
    de Kort, R
    Slotboom, JW
    [J]. ISPSD '04: PROCEEDINGS OF THE 16TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2004, : 33 - 36
  • [39] SUB SUB-MICRON TURNING
    GETTELMAN, K
    [J]. MODERN MACHINE SHOP, 1984, 56 (11) : 50 - 55
  • [40] SUB SUB-MICRON TURNING
    GETTELMAN, K
    [J]. INDUSTRIAL DIAMOND REVIEW, 1985, 45 (02): : 66 - 66