Unified compact model for junctionless multiple-gate FETs including source/drain extension regions

被引:3
|
作者
Bae, Min Soo [1 ]
Yun, Ilgu [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
关键词
junctionless FET; multiple-gate FET; compact model; source; drain extension regions; subthreshold region; SUBTHRESHOLD CURRENT; MOSFETS; TRANSISTORS;
D O I
10.1088/1402-4896/abc19d
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This paper presents a unified compact model for a junctionless (JL) multiple-gate (MG) FET operating in the subthreshold region. A unified center potential model for double-gate, triple-gate, and quadruple-gate (QG) JL FETs is obtained using a quasi-3D scaling equation. The source/drain (S/D) extension regions are also modeled depending on the S/D extension length. The subthreshold current and subthreshold characteristics such as the subthreshold slope, threshold voltage, and drain-induced barrier lowering are analytically modeled for JL MG FETs. Comparison of the proposed models with numerical simulation results obtained using Sentaurus TCAD showed good accuracy, even for a very-short-channel QG device with a channel length of 10 nm. The proposed compact model can be used for low power circuit applications of JL MG FETs.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] A Compact Short-Channel Analytical Drain Current Model of Asymmetric Dual-Gate TMD FET in Subthreshold Region Including Fringing Field Effects
    Singh, Niraj Kumar
    Kumari, Monika
    Sahoo, Manodipan
    IEEE ACCESS, 2020, 8 (08): : 207982 - 207990
  • [42] A quasi-two-dimensional compact drain-current model for undoped symmetric double-gate MOSFETs including short-channel effects
    Lime, Francois
    Iniguez, Benjamin
    Moldovan, Oana
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (06) : 1441 - 1448
  • [43] Transistor Compact Model Based on Multigradient Neural Network and Its Application in SPICE Circuit Simulations for Gate-All-Around Si Cold Source FETs
    Yang, Qihang
    Qi, Guodong
    Gan, Weizhuo
    Wu, Zhenhua
    Yin, Huaxiang
    Chen, Tao
    Hu, Guangxi
    Wan, Jing
    Yu, Shaofeng
    Lu, Ye
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4181 - 4188
  • [44] Parasitic resistance reduction in deep submicron dual-gate transistors with partially elevated source/drain extension regions fabricated by complementary metal-oxide-semiconductor technologies
    Sugihara, K
    Miura, N
    Furukawa, T
    Nakahata, T
    Nishioka, Y
    Yamakawa, S
    Abe, Y
    Maruno, S
    Tokuda, Y
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (2A): : 387 - 389
  • [46] Compact drain-current model for undoped cylindrical surrounding-gate metal-oxide-semiconductor field effect transistors including short channel effects
    Smaani, Billel
    Latreche, Saida
    Iniguez, Benjamin
    JOURNAL OF APPLIED PHYSICS, 2013, 114 (22)
  • [47] Analytic compact model of ballistic and quasi-ballistic transport for cylindrical gate-all-around MOSFET including drain-induced barrier lowering effect
    He Cheng
    Shigeyasu Uno
    Kazuo Nakazato
    Journal of Computational Electronics, 2015, 14 : 321 - 328
  • [48] Analytic compact model of ballistic and quasi-ballistic transport for cylindrical gate-all-around MOSFET including drain-induced barrier lowering effect
    Cheng, He
    Uno, Shigeyasu
    Nakazato, Kazuo
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (01) : 321 - 328
  • [49] A modified pseudo 2D physically-based model for double-gate TFETs: Role of precise calculations of drain and source depletion regions
    Yahia, Yasmin
    Shaker, A.
    Kamel, H.
    Abouelatta, M.
    ElBanna, M.
    Salem, Marwa. S.
    AIN SHAMS ENGINEERING JOURNAL, 2022, 13 (01)
  • [50] 25% drive current improvement for p-type multiple gate FET (MuGFET) devices by the introduction of recessed Si0.8Ge0.2in the source and drain regions.
    Verheyen, P
    Collaert, N
    Rooyackers, R
    Loo, R
    Shamiryan, D
    De Keersgieter, A
    Eneman, G
    Leys, F
    Dixit, A
    Goodwin, M
    Yim, YS
    Caymax, M
    De Meyer, K
    Absil, P
    Jurczak, M
    Biesemans, S
    2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 194 - 195