Unified compact model for junctionless multiple-gate FETs including source/drain extension regions

被引:3
|
作者
Bae, Min Soo [1 ]
Yun, Ilgu [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
关键词
junctionless FET; multiple-gate FET; compact model; source; drain extension regions; subthreshold region; SUBTHRESHOLD CURRENT; MOSFETS; TRANSISTORS;
D O I
10.1088/1402-4896/abc19d
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This paper presents a unified compact model for a junctionless (JL) multiple-gate (MG) FET operating in the subthreshold region. A unified center potential model for double-gate, triple-gate, and quadruple-gate (QG) JL FETs is obtained using a quasi-3D scaling equation. The source/drain (S/D) extension regions are also modeled depending on the S/D extension length. The subthreshold current and subthreshold characteristics such as the subthreshold slope, threshold voltage, and drain-induced barrier lowering are analytically modeled for JL MG FETs. Comparison of the proposed models with numerical simulation results obtained using Sentaurus TCAD showed good accuracy, even for a very-short-channel QG device with a channel length of 10 nm. The proposed compact model can be used for low power circuit applications of JL MG FETs.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] A Core Compact Model for Multiple-Gate Junctionless FETs
    Hur, Jae
    Moon, Dong-Il
    Choi, Ji-Min
    Seol, Myeong-Lok
    Jeong, Ui-Sik
    Jeon, Chang-Hoon
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (07) : 2285 - 2291
  • [2] Compact modeling of the subthreshold characteristics of junctionless double-gate FETs including the source/drain extension regions
    Bae, Min Soo
    Yun, Ilgu
    SOLID-STATE ELECTRONICS, 2019, 156 : 48 - 57
  • [3] A unified analytic drain-current model for multiple-gate MOSFETs
    Yu, Bo
    Song, Jooyoung
    Yuan, Yu
    Lu, Wei-Yuan
    Taur, Yuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (08) : 2157 - 2163
  • [4] Unified compact modeling of emerging multiple-gate MOSFETs
    Zhou, Xing
    See, Guan Huei
    Zhu, Zhaomin
    Lin, Shihuan
    Wei, Chengqing
    Zhu, Guojun
    Lim, Guan Hui
    2007 INTERNATIONAL WORKSHOP ON ELECTRON DEVICES AND SEMICONDUCTOR TECHNOLOGY, 2007, : 31 - +
  • [5] Junctionless Multiple-Gate (JLMG) MOSFETs: A Unified Subthreshold Current Model to Assess Noise Margin of Subthreshold Logic Gate
    Chiang, Te-Kuang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (10) : 5330 - 5334
  • [6] Compact Model for Double-Gate Tunnel FETs With Gate-Drain Underlap
    Xu, Peng
    Lou, Haijun
    Zhang, Lining
    Yu, Zhonghua
    Lin, Xinnan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) : 5242 - 5248
  • [7] Investigation of Material Engineered Junctionless Cylindrical Gate MOSFET with and without Source/Drain extension
    Sharma, Shikha
    Gupta, Ashutosh
    Pandey, Sujata
    Verma, Jaihind
    Gupta, Mridula
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 298 - 301
  • [8] Investigation of Material Engineered Junctionless Cylindrical Gate MOSFET with and without Source/Drain extension
    Sharma, Shikha
    Gupta, Ashutosh
    Pandey, Sujata
    Verma, Jaihind
    Gupta, Mridula
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 219 - 222
  • [9] A Unified Quantum Scaling length Model for Nanometer Multiple-gate MOSFETs
    Chiang, Te-Kuang
    Ko, Ying-Wen
    Lin, Yu-Hsuan
    Gao, Hong-Wun
    Wang, Yeong-Her
    2018 7TH IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2018, : 277 - 280
  • [10] DC Drain Current Model for Tunnel FETs Considering Source and Drain Depletion Regions
    Vishnoi, Rajat
    Pandey, Pratyush
    Kumar, M. Jagadesh
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 385 - 390