Energy-Efficient and Compact ERSFQ Decoder for Cryogenic RAM

被引:8
|
作者
Vernik, I. V. [1 ]
Kirichenko, A. F. [1 ]
Mukhanov, O. A. [1 ]
Ohki, T. A. [2 ]
机构
[1] HYPRES, Elmsford, NY 10523 USA
[2] Raytheon BBN Technol, Cambridge, MA 02138 USA
关键词
Energy-efficient logic; random access memory; cryogenic magnetic memory; RSFQ; SFQ; DESIGN;
D O I
10.1109/TASC.2016.2646926
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report on the development of energy-efficient decoders for cryogenic random access memory and register file. To reduce the pitch, area, and energy, our decoder employs a scalable binary tree architecture. We implemented these decoders using ERSFQ logic controlled by magnetically coupled address lines. These lines are driven by energy-efficient drivers based on the current-stirring technique. A 4-to-16 version of the decoder was laid out and fabricated in HYPRES 6-layer 10 kA/cm(2) and MIT LL 8-layer 10 kA/cm(2) processes with 15 and 28 mu m decoder row pitch, respectively. The decoders were designed to have similar to 30 ps latency and dissipate similar to 40 aJ per clock. We experimentally confirmed the functionality of the circuits with +/- 8% dc bias margins and verified its operation up to 13 GHz clock.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] High-Throughput and Energy-Efficient Belief Propagation Polar Code Decoder
    Abbas, Syed Mohsin
    Fan, YouZhe
    Chen, Ji
    Tsui, Chi-Ying
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1098 - 1111
  • [22] A DVFS BASED HEVC DECODER FOR ENERGY-EFFICIENT SOFTWARE IMPLEMENTATION ON EMBEDDED PROCESSORS
    Nogues, Erwan
    Berrada, Romain
    Pelcat, Maxime
    Menard, Daniel
    Raffin, Erwan
    2015 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA & EXPO (ICME), 2015,
  • [23] Energy-efficient performance enhancement in OC recognition using a multiport encoder/decoder
    Kodama, Takahiro
    Kitayama, Ken-ichi
    Wada, Naoya
    Cincotti, Gabriella
    2012 INTERNATIONAL CONFERENCE ON PHOTONICS IN SWITCHING (PS), 2012,
  • [24] A Novel Energy-Efficient MIMO-OFDM Decoder Architecture with Error Detection
    Preethi, D.
    Valarmathi, R. S.
    IETE JOURNAL OF RESEARCH, 2023, 69 (04) : 1974 - 1984
  • [25] High Energy-Efficient LDPC Decoder with AVFS System for NAND Flash Memory
    Zhang, Chao
    Mo, Jingtong
    Lian, Zihan
    He, Weifeng
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [26] An Energy-Efficient Network-on-Chip-Based Reconfigurable Viterbi Decoder Architecture
    Prasad, N.
    Chakrabarti, Indrajit
    Chattopadhyay, Santanu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3543 - 3554
  • [27] High-Throughput and Energy-Efficient SCL Decoder Design using FPGA
    Mude, Shoban
    Dasharatha, M.
    Naik, B. Rajendra
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 395 - 399
  • [28] Energy-Efficient Symmetric BC-BCH Decoder Architecture for Mobile Storages
    Hwang, Seokha
    Moon, Seungsik
    Jung, Jaehwan
    Kim, Daesung
    Park, In-Cheol
    Ha, Jeongseok
    Lee, Youngjoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (11) : 4462 - 4475
  • [29] Realization of an Energy-Efficient, Full-Swing Decoder with Unipolar TFT Technology
    Li, Qing
    Lee, Czang-Ho
    Wong, William S.
    Sachdev, Manoj
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [30] An energy-efficient RAM cell based on novel majority gate in QCA technology
    Majeed, Ali H.
    AlKaldy, Esam
    Albermany, Salah
    SN APPLIED SCIENCES, 2019, 1 (11):