Threshold voltage of excimer-laser-annealed polycrystalline silicon thin-film transistors

被引:16
|
作者
Angelis, CT [1 ]
Dimitriadis, CA
Farmakis, FV
Brini, J
Kamarinos, G
Miyasaka, M
机构
[1] Univ Thessaloniki, Dept Phys, GR-54006 Thessaloniki, Greece
[2] ENSERG, LPCS, F-38016 Grenoble 1, France
[3] Seiko Epson Corp, Base Technol Res Ctr, Nagano 3928502, Japan
关键词
D O I
10.1063/1.126370
中图分类号
O59 [应用物理学];
学科分类号
摘要
Based on experimental studies of n-channel excimer-laser-annealed polycrystalline silicon thin-film transistors with gate ratio width/length varying from 0.5 to 2.5, we propose a reliable method to determine the threshold voltage V-t from linear extrapolation of the transconductance to zero. The results reveal that the determined values of V-t are independent of the device geometry and the applied drain voltage in the linear region, in contrast with the drain current linear extrapolation method. The values of V-t are correlated with the density of the total trap states derived from the subthreshold gate swing voltage. (C) 2000 American Institute of Physics. [S0003-6951(00)01617-X].
引用
收藏
页码:2442 / 2444
页数:3
相关论文
共 50 条
  • [41] POLYCRYSTALLINE-SILICON THIN-FILM TRANSISTORS ON GLASS
    MATSUI, M
    SHIRAKI, Y
    KATAYAMA, Y
    KOBAYASHI, KLI
    SHINTANI, A
    MARUYAMA, E
    [J]. APPLIED PHYSICS LETTERS, 1980, 37 (10) : 936 - 937
  • [42] On the conduction mechanism in polycrystalline silicon thin-film transistors
    Walker, AJ
    Herner, SB
    Kumar, T
    Chen, EH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (11) : 1856 - 1866
  • [43] POLYCRYSTALLINE SILICON-GERMANIUM THIN-FILM TRANSISTORS
    KING, TJ
    SARASWAT, KC
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (09) : 1581 - 1591
  • [44] Noise sources in polycrystalline silicon thin-film transistors
    Han, IK
    Park, YJ
    Cho, WJ
    Choi, WJ
    Lee, JG
    Chovet, A
    Brini, J
    [J]. PROGRESS IN SEMICONDUCTORS II- ELECTRONIC AND OPTOELECTRONIC APPLICATIONS, 2003, 744 : 481 - 486
  • [45] Effects of grain boundaries on performance and hot-carrier reliability of excimer-laser annealed polycrystalline silicon thin film transistors
    Chen, TF
    Yeh, CF
    Lou, JC
    [J]. JOURNAL OF APPLIED PHYSICS, 2004, 95 (10) : 5788 - 5794
  • [46] Investigations on the Negative Shift of the Threshold Voltage of Polycrystalline Silicon Thin-Film Transistors Under Positive Gate Bias Stress
    Liang, Nairi
    Zhang, Dongli
    Wang, Mingxiang
    Wang, Huaisheng
    Yu, Yining
    Qi, Dongyu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (02) : 550 - 555
  • [47] Origin of hysteresis in current-voltage characteristics of polycrystalline silicon thin-film transistors
    Lin, Horng-Chih
    Hung, Cheng-Hsiung
    Chen, Wei-Chen
    Lin, Zer-Ming
    Hsu, Hsing-Hui
    Hunag, Tiao-Yuang
    [J]. Journal of Applied Physics, 2009, 105 (05):
  • [48] Analytical current-voltage model for polycrystalline-silicon thin-film transistors
    Kimura, M
    Takizawa, T
    Inoue, S
    Shimoda, T
    [J]. APPLIED PHYSICS LETTERS, 2002, 80 (13) : 2326 - 2328
  • [49] Origin of hysteresis in current-voltage characteristics of polycrystalline silicon thin-film transistors
    Lin, Horng-Chih
    Hung, Cheng-Hsiung
    Chen, Wei-Chen
    Lin, Zer-Ming
    Hsu, Hsing-Hui
    Hunag, Tiao-Yuang
    [J]. JOURNAL OF APPLIED PHYSICS, 2009, 105 (05)
  • [50] Mobility enhancement limit of excimer-laser-crystallized polycrystalline silicon thin film transistors
    Hara, A
    Takeuchi, F
    Sasaki, N
    [J]. JOURNAL OF APPLIED PHYSICS, 2002, 91 (02) : 708 - 714