Soft delay error effects in CMOS combinational circuits

被引:19
|
作者
Gill, BS [1 ]
Papachristou, C [1 ]
Wolff, FG [1 ]
机构
[1] Case Western Reserve Univ, Dept Elect Engn & Comp Sci, Cleveland, OH 44106 USA
关键词
soft delay; soft errors; single event upsets (SEUs); soft error rate (SER);
D O I
10.1109/VTEST.2004.1299260
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Single event upsets (SEUs) are due to high energetic particle strike at sensitive nodes of CMOS combinational circuits. In this paper, we introduce a type of soft errors which manifests as soft delay. The soft delay is temporary delay in CMOS combinational circuits due to high energetic particle strike. We describe soft delay model which enables us to examine delay in CMOS combinational circuits due to particle strike. As technology scales down, the delay due to particle strike increases, and other factors such as V-dd scaling, fanout and transistor strength also contribute to increase the soft delay in CMOS combinational circuits.
引用
收藏
页码:325 / 330
页数:6
相关论文
共 50 条
  • [21] A statistical approach to the estimation of delay-dependent switching activities in CMOS combinational circuits
    Lim, YJ
    Son, KI
    Park, HJ
    Soma, M
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 445 - 450
  • [22] Delay abstraction in combinational logic circuits
    Kobayashi, N
    Malik, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (10) : 1205 - 1212
  • [23] Design of Asynchronous Circuits for High Soft Error Tolerance in Deep Submicrometer CMOS Circuits
    Kuang, Weidong
    Zhao, Peiyi
    Yuan, J. S.
    DeMara, R. F.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 410 - 422
  • [24] An efficient partitioning algorithm of combinational CMOS circuits
    Shaer, B
    Dib, K
    ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 159 - 164
  • [25] Soft Error Reduction through Gate Input Dependent Weighted Sizing in Combinational Circuits
    Sootkaneung, Warin
    Saluja, Kewal K.
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 603 - 610
  • [26] Evaluating Soft Error Reliability of Combinational Circuits Using a Monte Carlo Based Method
    Farias, Clayton R.
    Schvittz, Rafael B.
    Balen, Tiago R.
    Butzen, Paulo F.
    2022 23RD IEEE LATIN-AMERICAN TEST SYMPOSIUM (LATS 2022), 2022,
  • [27] Soft error tolerant design of combinational circuits based on a local logic substitution scheme
    Rohanipoor, Mohammad Reza
    Ghavami, Behnam
    Raji, Mohsen
    MICROELECTRONICS JOURNAL, 2017, 67 : 143 - 154
  • [28] Calculating the Soft Error Vulnerabilities of Combinational Circuits by Re-Considering the Sensitive Area
    Chen, Shuming
    Du, Yankang
    Liu, Biwei
    Qin, Junrui
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 646 - 653
  • [29] FORMALLY VERIFIED SYNTHESIS OF COMBINATIONAL CMOS CIRCUITS
    BASIN, DA
    BROWN, GM
    LEESER, ME
    INTEGRATION-THE VLSI JOURNAL, 1991, 11 (03) : 235 - 250
  • [30] EFFICIENT GENERATION OF TESTS FOR COMBINATIONAL CMOS CIRCUITS
    KARPPI, SC
    JOHNSON, BW
    AYLOR, JH
    PROCEEDINGS : THE TWENTY-FIRST SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 1989, : 684 - 689