Fully Parallel Single and Two-Stage Associative Memories for High Speed Pattern Matching

被引:0
|
作者
Abedin, Md. Anwarul [1 ]
Koide, Tetsushi [2 ]
Mattausch, Hans Juergen [2 ]
机构
[1] Dhaka Univ Engn & Technol, Gazipur, Bangladesh
[2] Hiroshima Univ, Res Inst Nanodevice & Bio Syst, Hiroshima, Japan
关键词
D O I
10.1109/ICECE.2008.4769219
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A hardware realization of single and two-stage fully parallel associative memories for high speed reliable pattern matching is proposed. We have designed, fabricated and tested the single stage associative memory test chip designed in 0.35 mu m two-poly, three-metal CMOS technology which gives very high speed pattern matching performance. But in some applications single stage search or single winner search makes the system less reliable. To increase the reliability of pattern matching system, we have also introduced a cascaded fully parallel associative memory with two-stage winner search. In two-stage pattern matching architecture we have used two different types of associative memories. One is based on the k-nearest-matches search and other one is a special type of associative memory in which winner search is done only among the activated reference patterns. The activation in the second associative memory is done by first associative memory after searching the k-nearest-matches. We have already designed, fabricated and tested the associative memories separately. The complete two-stage pattern matching system is tested here with MATLAB software and hardware realization is currently under the design process.
引用
收藏
页码:291 / +
页数:2
相关论文
共 50 条
  • [41] Design guidelines for high-speed two-stage CMOS operational amplifiers
    Aminzadeh, Hamed
    Lotfi, Reza
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2007, 32 (2C) : 75 - 87
  • [42] Two-Stage Safe Reinforcement Learning for High-Speed Autonomous Racing
    Niu, Jingyu
    Hu, Yu
    Jin, Beibei
    Han, Yinhe
    Li, Xiaowei
    2020 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS (SMC), 2020, : 3934 - 3941
  • [43] Two-stage Pipelined Parallel Matching Scheduler for VOQ-based Input-buffered Switches
    Han, Kyeong-Eun
    Song, Jongtae
    Youn, Jiwook
    Kim, Dae-Ub
    Kim, Kwangjoon
    2020 OPTO-ELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC 2020), 2020,
  • [44] Two-stage matching-adjusted indirect comparison
    Remiro-Azocar, Antonio
    BMC MEDICAL RESEARCH METHODOLOGY, 2022, 22 (01)
  • [45] TWO-STAGE FORMATION OF A SPATIAL TRANSFORMATION FOR IMAGE MATCHING
    Goshin, Ye. V.
    Kotov, A. P.
    Fursov, V. A.
    COMPUTER OPTICS, 2014, 38 (04) : 886 - 891
  • [46] A Two-stage, Fitted Values Approach to Activity Matching
    Lum, Kristian
    Chungbaek, Youngyun
    Eubank, Stephen
    Marathe, Madhav
    INTERNATIONAL JOURNAL OF TRANSPORTATION, 2016, 4 (01): : 41 - 56
  • [47] A fast two-stage algorithm for realizing matching pursuit
    Cheung, KP
    Chan, YH
    2001 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL II, PROCEEDINGS, 2001, : 431 - 434
  • [48] CAM enhanced super parallel SIMD processor with high-speed pattern matching capability
    Kumaki, Takeshi
    Kono, Yutaka
    Ishizaki, Masakatsu
    Tagami, Masaharu
    Koide, Tetsushi
    Mattausch, Hans Juergen
    Gyohten, Takayuki
    Noda, Hideyuki
    Kuroda, Yasuto
    Dosaka, Katsumi
    Arimoto, Kazutami
    Saito, Kazunori
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 671 - +
  • [49] A Fully-Integrated LDO with Two-Stage CrossCoupled Error Amplifier for High-Speed Communications in 28-nm CMOS
    Xu, Dongfan
    Zhang, Yangyi
    Li, Zhenghao
    Luo, Xiongshi
    Cai, Pingyi
    Wu, Hongzhi
    Zhong, Liping
    Wu, Weitao
    Zhu, Liru
    Pan, Quan
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [50] A 1.8-V Fully Differential Two-Stage CMOS OTA with 2.8V-Swing for High Speed Pipelined ADC
    Zhou, Xiaodan
    Lei, Langcheng
    Su, Chen
    Guo, Ai
    Zhu, Dongmei
    PROCEEDINGS OF THE 2015 2ND INTERNATIONAL WORKSHOP ON MATERIALS ENGINEERING AND COMPUTER SCIENCES (IWMECS 2015), 2015, 33 : 655 - 660