Formation and mechanism of dimple/pit on Si substrate during WSix/poly-Si gate stack etch

被引:4
|
作者
Pan, PH
Liu, L
机构
来源
关键词
D O I
10.1116/1.589520
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The formation of dimple/pit on gate oxide and Si substrate was observed after WSix/poly-Si gate stack etch. The effects of process step on the formation of dimple/pit have been studied. The key process steps causing the dimple/pit problem are the WSix anneal and the low pressure chemical vapor deposition nitride deposition. The mechanism of dimple/pit has been proposed. The rough WSix/poly interface is the main cause of dimple formation, and the presence of Si clusters in the annealed WSix layer is the key contributor for pits in the Si substrate. A low temperature process (before gate stack etch) was found to be effective to reduce and/or eliminate the dimple/pit problem. (C) 1997 American Vacuum Society. [S0734-211X(97)04405-3].
引用
收藏
页码:1752 / 1757
页数:6
相关论文
共 50 条
  • [41] Gate capacitance characteristics of a poly-Si thin film transistor
    Bindra, S
    Haldar, S
    Gupta, RS
    SOLID-STATE ELECTRONICS, 2004, 48 (05) : 675 - 681
  • [42] Boron diffusion and penetration in ultrathin oxide with poly-Si gate
    Cao, M
    Voorde, PV
    Cox, M
    Greene, W
    IEEE ELECTRON DEVICE LETTERS, 1998, 19 (08) : 291 - 293
  • [43] Performance of poly-Si TFTs with double gate oxide layers
    Min, BH
    Park, CM
    Jun, JH
    Bae, BS
    Han, MK
    FLAT PANEL DISPLAY MATERIALS II, 1997, 424 : 171 - 176
  • [44] Poly-Si/TiN/Mo/HfO2 gate stack etching in high-density plasmas
    Luere, O.
    Pargon, E.
    Vallier, L.
    Joubert, O.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2011, 29 (01):
  • [45] Careful examination on the asymmetric Vfb shift problem for poly-Si/HfSiON gate stack and its solution by the Hf concentration control in the dielectric near the poly-Si interface with small EOT expense
    Koyama, M
    Kamimuta, Y
    Ino, T
    Kaneko, A
    Inumiya, S
    Eguchi, K
    Takayanagi, M
    Nishiyama, A
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 499 - 502
  • [46] Analysis of 0.5 μm channel Al/WSix/Poly-Si gate performance in high-frequency band Si power MOSFETs with process/device/circuit continuous simulation
    Kataoka, M
    Komuro, K
    Fujita, K
    Taniguchi, A
    SOLID-STATE ELECTRONICS, 1999, 43 (09) : 1689 - 1694
  • [47] In-situ barrier formation for high reliable W/barrier/poly-Si gate using denudation of WNx on polycrystalline Si
    Lee, BH
    Sohn, DK
    Park, JS
    Han, CH
    Huh, YJ
    Byun, JS
    Kim, JJ
    INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 385 - 388
  • [48] Characterization of poly-Si TFT array on plastic substrate for AMOLED
    Kwon, Jang Yeon
    Kim, Do Young
    Jung, Ji Sim
    Kim, Jong Man
    Lim, Hyuck
    Park, Kyung Bae
    Cho, Hans. S.
    Zhang, Xiaoxin
    Yin, Huaxiang
    Xianyu, Wenyu
    Noguchi, Takashi
    IDW/AD '05: PROCEEDINGS OF THE 12TH INTERNATIONAL DISPLAY WORKSHOPS IN CONJUNCTION WITH ASIA DISPLAY 2005, VOLS 1 AND 2, 2005, : 1133 - 1135
  • [49] IMPROVEMENT OF RADIATION HARDNESS IN POLY-SI GATE MOS CAPACITOR BY USE OF AMORPHOUS-SI
    CHANGLIAO, KS
    CHUANG, CC
    ELECTRONICS LETTERS, 1994, 30 (18) : 1540 - 1542
  • [50] Fabrication of the Poly-Si Thin Film Transistor on the Mica Substrate
    Lee, Seung Ryul
    Lee, Jin Ho
    Ahn, Byung Tae
    IMID/IDMC 2006: THE 6TH INTERNATIONAL MEETING ON INFORMATION DISPLAY/THE 5TH INTERNATIONAL DISPLAY MANUFACTURING CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2006, : 1182 - 1184