On-Line Instruction-checking in Pipelined Microprocessors

被引:5
|
作者
Di Carlo, Stefano [1 ]
Natale, Giorgio D. [2 ]
Mariani, Riccardo [3 ]
机构
[1] Politecn Torino, Dept Control & Comp Engn, Turin, Italy
[2] Lab Informat Robot & Microelectron, UMR 5506, Montpellier, France
[3] Yogitech spa, Pisa, Italy
关键词
D O I
10.1109/ATS.2008.47
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Microprocessors performances have increased by more than five orders of magnitude in the last three decades. As technology scales down, these components become inherently unreliable posing major design and test challenges. This paper proposes an instruction-checking architecture to detect erroneous instruction executions caused by both permanent and transient errors in the internal logic of a microprocessor. Monitoring the correct activation sequence of a set of predefined microprocessor control/status signals allow distinguishing between correctly and not correctly executed instructions.
引用
收藏
页码:377 / +
页数:2
相关论文
共 50 条
  • [21] A new method for on-line state machine observation for embedded microprocessors
    Pflanz, M
    Galke, C
    Vierhaus, HT
    IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2000, : 34 - 39
  • [22] Decomposing the proof of correctness of pipelined microprocessors
    Hosabettu, R
    Srivas, M
    Gopalakrishnan, G
    COMPUTER AIDED VERIFICATION, 1998, 1427 : 122 - 134
  • [23] On the transformation of manufacturing test sets into on-line test sets for microprocessors
    Sánchez, E
    Reorda, MS
    Squillero, G
    DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 494 - 502
  • [24] ON-LINE SYSTEM FOR COMPUTER-ASSISTED INSTRUCTION
    HOWARD, JA
    WOOD, RC
    ENGINEERING EDUCATION, 1971, 61 (04): : 343 - &
  • [25] ON-LINE SYSTEM FOR COMPUTER- ASSISTED INSTRUCTION
    HOWARD JA
    WOOD RC
    1600, (61):
  • [26] Directed random SBST generation for on-line testing of pipelined processors
    Merentitis, A.
    Theodorou, G.
    Giorgaras, M.
    Kranitis, N.
    14TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2008, : 273 - 279
  • [27] Hybrid Control-Flow Checking with On-Line Statistics
    Duricek, Maros
    Krajcovic, Tibor
    FOURTH EASTERN EUROPEAN REGIONAL CONFERENCE ON THE ENGINEERING OF COMPUTER-BASED SYSTEMS ECBS-EERC 2015, 2015, : 122 - 125
  • [28] An on-line control flow checking method for VLIW processor
    Chen, Shuming
    Hu, Xiao
    Liu, Biwei
    Chen, Jihua
    13TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2007, : 248 - 255
  • [29] Client/server framework for on-line building code checking
    Han, CS
    Kunz, JC
    Law, KH
    JOURNAL OF COMPUTING IN CIVIL ENGINEERING, 1998, 12 (04) : 181 - 194
  • [30] Energy Optimal On-Line Self-Test of Microprocessors in WSN Nodes
    Merentitis, A.
    Paschalis, A.
    Gizopoulos, D.
    Kranitis, N.
    2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 376 - 383