On-Line Instruction-checking in Pipelined Microprocessors

被引:5
|
作者
Di Carlo, Stefano [1 ]
Natale, Giorgio D. [2 ]
Mariani, Riccardo [3 ]
机构
[1] Politecn Torino, Dept Control & Comp Engn, Turin, Italy
[2] Lab Informat Robot & Microelectron, UMR 5506, Montpellier, France
[3] Yogitech spa, Pisa, Italy
关键词
D O I
10.1109/ATS.2008.47
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Microprocessors performances have increased by more than five orders of magnitude in the last three decades. As technology scales down, these components become inherently unreliable posing major design and test challenges. This paper proposes an instruction-checking architecture to detect erroneous instruction executions caused by both permanent and transient errors in the internal logic of a microprocessor. Monitoring the correct activation sequence of a set of predefined microprocessor control/status signals allow distinguishing between correctly and not correctly executed instructions.
引用
收藏
页码:377 / +
页数:2
相关论文
共 50 条
  • [1] Verification of pipelined microprocessors by correspondence checking in symbolic ternary simulation
    Velev, MN
    Bryant, RE
    1998 INTERNATIONAL CONFERENCE ON APPLICATION OF CONCURRENCY TO SYSTEM DESIGN, PROCEEDINGS, 1998, : 200 - 212
  • [2] Checking on-line
    Johnson, MA
    IEEE SPECTRUM, 1997, 34 (02) : 58 - 59
  • [3] Single-stream pipelined instruction decompression system for embedded microprocessors
    Jeang, Yuan-Long
    Wey, Tzuu-Shaang
    Wang, Hung-Yu
    Tai, Chih-Chung
    IIH-MSP: 2006 INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2006, : 571 - 574
  • [4] Systolic implementation of a pipelined on-line backpropagation
    Gironés, RG
    Salcedo, AM
    PROCEEDINGS OF THE SEVENTH INTERNATIONAL CONFERENCE ON MICROELECTRONICS FOR NEURAL, FUZZY AND BIO-INSPIRED SYSTEMS, MICORNEURO'99, 1999, : 387 - 394
  • [5] FPGA Implementation of a Pipelined On-Line Backpropagation
    Rafael Gadea Gironés
    Rafael Gadea Gironés
    Ricardo Colom Palero
    Joaquín Cerdá Boluda
    Joaquín Cerdá Boluda
    Angel Sebastia Cortés
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 40 : 189 - 213
  • [6] CHECKING MICROPROCESSORS?
    Hnatek, Eugene R.
    Electronic Design, 1975, 23 (22): : 102 - 105
  • [7] An Effective Methodology for On-line Testing of Embedded Microprocessors
    Bernardi, P.
    Ciganda, L.
    Sanchez, E.
    Reorda, M. Sonza
    2011 IEEE 17TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2011,
  • [8] Formal design verification for correctness of pipelined microprocessors with out-of-order instruction execution
    Takenaka, T
    Kitamichi, J
    Higashino, T
    Taniguchi, K
    PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 177 - 180
  • [9] On-line instruction in assistive technology
    Murphy, HJ
    ASSISTIVE TECHNOLOGY ON THE THRESHOLD OF THE NEW MILLENNIUM, 1999, 6 : 68 - 72
  • [10] Infusing thinking into on-line instruction
    Man, SW
    ADVANCED RESEARCH IN COMPUTERS AND COMMUNICATIONS IN EDUCATION, VOL 2: NEW HUMAN ABILITIES FOR THE NETWORKED SOCIETY, 1999, 55 : 321 - 324