Statistical Timing Analysis and Criticality Computation for Circuits With Post-Silicon Clock Tuning Elements

被引:14
|
作者
Li, Bing [1 ]
Schlichtmann, Ulf [1 ]
机构
[1] TUM, Inst Elect Design Automat, D-80333 Munich, Germany
关键词
Criticality computation; post-silicon clock tuning; statistical timing analysis; yield; NON-GAUSSIAN PARAMETERS;
D O I
10.1109/TCAD.2015.2432143
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Post-silicon clock tuning elements are widely used in high-performance designs to mitigate the effects of process variations and aging. Located on clock paths to flip-flops, these tuning elements can be configured through the scan chain so that clock skews to these flip-flops can be adjusted after manufacturing. Owing to the delay compensation across consecutive register stages enabled by the clock tuning elements, higher yield and enhanced robustness can be achieved. These benefits are, nonetheless, attained by increasing die area due to the inserted clock tuning elements. For balancing performance improvement and area cost, an efficient timing analysis algorithm is needed to evaluate the performance of such a circuit. So far this evaluation is only possible by Monte Carlo simulation which is very time-consuming. In this paper, we propose an alternative method using graph transformation, which computes a parametric minimum clock period and is more than 10(4) times faster than Monte Carlo simulation while maintaining a good accuracy. This method also identifies the gates that are critical to circuit performance, so that a fast analysis-optimization flow becomes possible.
引用
收藏
页码:1784 / 1797
页数:14
相关论文
共 50 条
  • [1] Fast Statistical Timing Analysis for Circuits with Post-Silicon Tunable Clock Buffers
    Li, Bing
    Chen, Ning
    Schlichtmann, Ulf
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 111 - 117
  • [2] Post-silicon clock-timing tuning based on statistical estimation
    Hashizume, Yuko
    Takashima, Yasuhiro
    Nakamura, Yuichi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (09) : 2322 - 2327
  • [3] Efficient Statistical Timing Analysis for Circuits with Post-Silicon Tunable Buffers
    Zhou, Xingbao
    Yang, Fan
    Zhou, Hai
    Gong, Min
    Zhu, Hengliang
    Zhang, Ye
    Zeng, Xuan
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (11) : 2227 - 2235
  • [4] AutoRex: An Automated Post-Silicon Clock Tuning Tool
    Tadesse, D.
    Grodstein, J.
    Bahar, R. I.
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 110 - +
  • [5] A New Algorithm for Post-Silicon Clock Measurement and Tuning
    Lak, Zahra
    Nicolici, Nicola
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 53 - 59
  • [6] Adaptive post-silicon tuning for analog circuits: Concept, analysis and optimization
    Li, Xin
    Taylor, Brian
    Chien, YuTsun
    Pileggi, Lawrence T.
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 450 - 457
  • [7] On the Computation of Criticality in Statistical Timing Analysis
    Ramprasath, S.
    Vasudevan, V.
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 172 - 179
  • [8] A post-silicon clock timing adjustment using genetic algorithms
    Takahashi, E
    Kasai, Y
    Murakawa, M
    Higuchi, T
    2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 13 - 16
  • [9] Margin Aware Timing Test and Tuning Algorithm for Post-Silicon Skew Tuning
    Kaneko, Mineo
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1244 - 1247
  • [10] Path Criticality Computation in Parameterized Statistical Timing Analysis
    Chung, Jaeyong
    Xiong, Jinjun
    Zolotov, Vladimir
    Abraham, Jacob A.
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,