Statistical Timing Analysis and Criticality Computation for Circuits With Post-Silicon Clock Tuning Elements

被引:14
|
作者
Li, Bing [1 ]
Schlichtmann, Ulf [1 ]
机构
[1] TUM, Inst Elect Design Automat, D-80333 Munich, Germany
关键词
Criticality computation; post-silicon clock tuning; statistical timing analysis; yield; NON-GAUSSIAN PARAMETERS;
D O I
10.1109/TCAD.2015.2432143
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Post-silicon clock tuning elements are widely used in high-performance designs to mitigate the effects of process variations and aging. Located on clock paths to flip-flops, these tuning elements can be configured through the scan chain so that clock skews to these flip-flops can be adjusted after manufacturing. Owing to the delay compensation across consecutive register stages enabled by the clock tuning elements, higher yield and enhanced robustness can be achieved. These benefits are, nonetheless, attained by increasing die area due to the inserted clock tuning elements. For balancing performance improvement and area cost, an efficient timing analysis algorithm is needed to evaluate the performance of such a circuit. So far this evaluation is only possible by Monte Carlo simulation which is very time-consuming. In this paper, we propose an alternative method using graph transformation, which computes a parametric minimum clock period and is more than 10(4) times faster than Monte Carlo simulation while maintaining a good accuracy. This method also identifies the gates that are critical to circuit performance, so that a fast analysis-optimization flow becomes possible.
引用
收藏
页码:1784 / 1797
页数:14
相关论文
共 50 条
  • [31] Post-Silicon Analysis of Shielded Interconnect Delays for Useful Skew Clock Design
    Frankel, Binyamin
    Sarfati, Eyal
    Wimer, Shmuel
    Birk, Yitzhak
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (11) : 4875 - 4882
  • [32] Post-silicon power mapping techniques for integrated circuits
    Reda, Sherief
    Nowroz, Abdullah N.
    Cochran, Ryan
    Angelevski, Stefan
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (01) : 69 - 79
  • [33] Path Criticality Computation in Parameterized Statistical Timing Analysis Using a Novel Operator
    Chung, Jaeyong
    Xiong, Jinjun
    Zolotov, Vladimir
    Abraham, Jacob A.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (04) : 497 - 508
  • [34] Post-Silicon Tuning Capabilities of 45nm Low-Power CMOS Digital Circuits
    Meijer, Maurice
    Liu, Bo
    van Veen, Rutger
    de Gyvez, Jose Pineda
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 110 - +
  • [35] Variation Aware Design of Post-Silicon Tunable Clock Buffer
    Suresh, Vikram B.
    Burleson, Wayne P.
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 1 - 6
  • [36] Trace-based post-silicon validation for vlsi circuits
    Liu, Xiao
    Xu, Qiang
    1600, Springer Verlag, Tiergartenstrasse 17, Heidelberg, D-69121, Germany (252): : 1 - 123
  • [37] TuneLogic: Post-Silicon Tuning of Dual-Vdd Designs
    Bijansky, Stephen
    Lee, Sae Kyu
    Aziz, Adnan
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 394 - 400
  • [38] Analog/RF Post-silicon Tuning via Bayesian Optimization
    Pan, Renjian
    Tao, Jun
    Su, Yangfeng
    Zhou, Dian
    Zeng, Xuan
    Li, Xin
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (01)
  • [39] Learn to Tune: Robust Performance Tuning in Post-Silicon Validation
    Domanski, Peter
    Pflueger, Dirk
    Latty, Raphael
    2023 IEEE EUROPEAN TEST SYMPOSIUM, ETS, 2023,
  • [40] A Fault Detection and Tolerance Architecture for Post-Silicon Skew Tuning
    Kao, Mac Y. C.
    Tsai, Kun-Ting
    Chang, Shih-Chieh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1210 - 1220