A Further Optimized Mix Column Architecture Design for the Advanced Encryption Standard

被引:0
|
作者
Rupanagudi, Sudhir Rao [1 ]
Bhat, Varsha G. [1 ]
Darshan, G. [2 ]
Darshan, S. [2 ]
Vidya, Valliveti J. [2 ]
Padmavathi, P. [2 ]
Gurikar, Shreya K. [3 ]
Sindhu, Nivedita [3 ]
机构
[1] WorldServe Educ, Bengaluru, India
[2] APS Coll Engn, Bengaluru, India
[3] PES Univ, Bengaluru, India
关键词
AES; Cryptography; FPGA; Look-up Table; Mix Column; Multiplication; Network Security; Splitting method; VLSI; Vedic Mathematics;
D O I
10.1109/kst.2019.8687545
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the evolution of The Internet, there has been a huge spurt in online transactions and also an increase in sharing of private, confidential and sensitive information over the web. This in turn has increased the requirement of highly secure and swift methodologies to protect such data using modern cryptographic techniques such as the Advanced Encryption Standard (AES). In order to achieve the same, this paper discusses significant and novel modifications to the existing hardware architecture of the mix column step of the AES algorithm. By adopting these techniques, a speed efficiency of over 1.41 times was achieved as compared to previous algorithms. Moreover, in a VLSI perspective, an average area optimization of 3 times was also achieved. All experiments were conducted using the Xilinx Artix-7 series of FPGA.
引用
收藏
页码:181 / 185
页数:5
相关论文
共 50 条
  • [31] Development of the Advanced Encryption Standard
    Smid, Miles E.
    JOURNAL OF RESEARCH OF THE NATIONAL INSTITUTE OF STANDARDS AND TECHNOLOGY, 2021, 126
  • [32] Advanced encryption - Standard selected
    不详
    DR DOBBS JOURNAL, 2000, 25 (12): : 18 - 18
  • [33] Development of the advanced encryption standard
    Smid M.E.
    Journal of Research of the National Institute of Standards and Technology, 2021, 126
  • [34] Hybridized Cryptographic Encryption and Decryption Using Advanced Encryption Standard and Data Encryption Standard
    Kanshi, Avaneesh
    Soundrapandiyan, Rajkumar
    Sofia, V. S. Anita
    Rajasekar, V. R.
    CYBERNETICS AND INFORMATION TECHNOLOGIES, 2023, 23 (04) : 63 - 78
  • [35] Design for secure test - A case study on pipelined Advanced Encryption Standard
    Shi, Youhua
    Togawa, Nozomu
    Yanagisawa, Masao
    Ohtsuki, Tatsuo
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 149 - 152
  • [36] Compact Design of the Advanced Encryption Standard Algorithm for IEEE 802.15.4 Devices
    Song, Ohyoung
    Kim, Jiho
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2011, 6 (03) : 418 - 422
  • [37] Design and Implementation of a Lightweight and Fast Tiny Advanced Encryption Standard Algorithm
    Abdalrazzaq, Alaa S.
    Alabady, Salah Abdulghani
    JORDAN JOURNAL OF ELECTRICAL ENGINEERING, 2022, 8 (04): : 339 - 354
  • [38] Design of an Advanced System-on-Chip Architecture for Chaotic Image Encryption
    Lima, Arthur M.
    Nardo, Lucas G.
    Nepomuceno, Erivelton
    Arias-Garcia, Janier
    Yudi, Jones
    2023 36TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI, 2023, : 71 - 76
  • [39] In-memory encryption using the advanced encryption standard
    Kovats, Tobias
    Rameshan, Navaneeth
    Karunaratne, Kumudu Geethan
    Giannopoulos, Iason
    Sebastian, Abu
    PHILOSOPHICAL TRANSACTIONS OF THE ROYAL SOCIETY A-MATHEMATICAL PHYSICAL AND ENGINEERING SCIENCES, 2025, 383 (2288):
  • [40] Image Encryption Based on Advanced Encryption Standard and Chaos
    Godinez-Rodriguez, Ernesto
    Patino Ortiz, Miguel
    Balankin, Alexander
    Flores Carapia, Rolando
    Patino Ortiz, Julian
    Silva Garcia, Victor Manuel
    Martinez Cruz, Miguel A.
    REVISTA CUBANA DE INGENIERIA, 2021, 12 (02):