A Further Optimized Mix Column Architecture Design for the Advanced Encryption Standard

被引:0
|
作者
Rupanagudi, Sudhir Rao [1 ]
Bhat, Varsha G. [1 ]
Darshan, G. [2 ]
Darshan, S. [2 ]
Vidya, Valliveti J. [2 ]
Padmavathi, P. [2 ]
Gurikar, Shreya K. [3 ]
Sindhu, Nivedita [3 ]
机构
[1] WorldServe Educ, Bengaluru, India
[2] APS Coll Engn, Bengaluru, India
[3] PES Univ, Bengaluru, India
关键词
AES; Cryptography; FPGA; Look-up Table; Mix Column; Multiplication; Network Security; Splitting method; VLSI; Vedic Mathematics;
D O I
10.1109/kst.2019.8687545
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the evolution of The Internet, there has been a huge spurt in online transactions and also an increase in sharing of private, confidential and sensitive information over the web. This in turn has increased the requirement of highly secure and swift methodologies to protect such data using modern cryptographic techniques such as the Advanced Encryption Standard (AES). In order to achieve the same, this paper discusses significant and novel modifications to the existing hardware architecture of the mix column step of the AES algorithm. By adopting these techniques, a speed efficiency of over 1.41 times was achieved as compared to previous algorithms. Moreover, in a VLSI perspective, an average area optimization of 3 times was also achieved. All experiments were conducted using the Xilinx Artix-7 series of FPGA.
引用
收藏
页码:181 / 185
页数:5
相关论文
共 50 条
  • [21] Implementation of Efficient Mix Column Transformation for AES encryption
    Priya, S. Sridevi Sathya
    Junias, M.
    Jenifer, Sarah S.
    Lavanya, A.
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 95 - 100
  • [22] A high-performance VLSI architecture for advanced encryption standard (AES) algorithm
    Kosaraju, NM
    Varanasi, M
    Mohanty, SP
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 481 - 484
  • [23] Incorporating error detection and online reconfiguration into a regular architecture for the advanced encryption standard
    Breveglieri, L
    Koren, I
    Maistri, P
    DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 72 - 80
  • [24] Generic architecture and semiconductor intellectual property cores for advanced encryption standard cryptography
    McLoone, M
    McCanny, JV
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2003, 150 (04): : 239 - 244
  • [25] Offline Self-Test Architecture for the Inversion Operation of Advanced Encryption Standard
    Opritoiu, Flavius
    Vladutiu, Mircea
    2014 IEEE 20TH INTERNATIONAL SYMPOSIUM FOR DESIGN AND TECHNOLOGY IN ELECTRONIC PACKAGING (SIITME), 2014, : 263 - 266
  • [26] Rijndael: The advanced encryption standard
    Daemen, J
    Rijmen, V
    DR DOBBS JOURNAL, 2001, 26 (03): : 137 - 139
  • [27] Advanced Encryption Standard (AES)
    Network Box
    Netw. Secur., 2009, 12 (8-12):
  • [28] Selecting the advanced encryption standard
    Burr, William E.
    IEEE Security and Privacy, 2003, 1 (02): : 43 - 52
  • [29] An Improvement of Advanced Encryption Standard
    Forhad, Md Shafiul Alam
    Riaz, Siam
    Hossain, Md Sabir
    Das, Mrinmoy
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2018, 18 (11): : 159 - 166
  • [30] On the development of the Advanced Encryption Standard
    Yin, YL
    INFORMATION SECURITY FOR GLOBAL INFORMATION INFRASTRUCTURES, 2000, 47 : 503 - 504