Statistical timing and leakage power analysis of PD-SOI digital circuits

被引:0
|
作者
Kim, Kyung Ki [1 ]
Kim, Yong-Bin [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
PD-SOI (Partially-Depleted Silicon on Insulator); Statistical analysis; Cell characterization; Timing analysis; Leakage power;
D O I
10.1007/s10470-008-9220-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a fast statistical static timing and leakage power analysis in Partially-Depleted Silicon-On-Insulator (PD-SOI) CMOS circuits in BSIMSOI3.2 100 nm technology. The proposed timing analysis considers floating body effect on the propagation delay for more accurate timing analysis in PD-SOI CMOS circuits. The accuracy of modeling the leakage power in PD-SOI CMOS circuits is improved by considering the interactions between the subthreshold leakage and the gate tunneling leakage, the stacking effect, the history effect, and the fanout effect. The proposed timing and leakage power analysis algorithms are implemented in Matlab, Hspice, and C language. The proposed methodology is applied to ISCAS85 benchmarks, and the results show that the error is within 5% compared with random simulation results.
引用
收藏
页码:127 / 136
页数:10
相关论文
共 50 条
  • [1] Statistical timing and leakage power analysis of PD-SOI digital circuits
    Kyung Ki Kim
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 127 - 136
  • [2] Body-voltage estimation in digital PD-SOI circuits and its application to static timing analysis
    Shepard, KL
    Kim, DJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (07) : 888 - 901
  • [3] Leakage power reduction for clock gating scheme on PD-SOI
    Fukuoka, K
    Iijima, M
    Hamada, K
    Numa, M
    Tada, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 613 - 616
  • [4] Delay testing of PD-SOI circuits
    Damavandpeyma, Morteza
    Yousefi, Rasoul
    Forouzandeh, Behjat
    IEICE ELECTRONICS EXPRESS, 2008, 5 (12) : 437 - 441
  • [5] Synthesis of low-leakage PD-SOI circuits with body-biasing
    Casu, MR
    Piccinini, G
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 287 - 290
  • [6] Comparative performance, leakage power and switching power of circuits in 150nm PD-SOI and bulk technologies including impact of SOI history effect
    Narendra, S
    Tschanz, J
    Keshavarzi, A
    Borkar, S
    De, V
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 217 - 218
  • [7] Leakage current modeling in PD SOI circuits
    Nanua, M
    Blaauw, D
    Oh, C
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 113 - 117
  • [8] The Characteristics and Control of Body-to-Body Leakage Current in PD-SOI
    Lo, H. C.
    Luo, W. C.
    Lu, W. Y.
    Cheng, C. F.
    Chen, T. L.
    Lien, C. H.
    Fung, S. K. H.
    Wu, C. C.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2009, 156 (11) : H841 - H845
  • [9] Stand-by current in PD-SOI pseudo-nMOS circuits
    Sivagnaname, J
    Brown, RB
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 95 - 96
  • [10] PD-SOI MOSFET Body-to-Body Leakage Scaling Trend and Optimization
    Lo, H. C.
    Luo, W. C.
    Lu, W. Y.
    Cheng, C. F.
    Wu, Benny
    Chen, T. L.
    Lien, C. H.
    Fung, Samuel K. H.
    Tuan, H. C.
    2008 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2008, : 49 - +