Interconnection networks for sea-of-gates VLSI: Comparative analysis of performance and complexity

被引:0
|
作者
Milutinovic, D
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper analyzes the problem of mapping the topology of interconnection networks for parallel processing, onto one new type of VLSI structures, known as the advanced sea-of-gates VLSI. The current research, in the domain of mapping the topology of interconnection networks, implies classical implementations on the basis of standard VLSI structures, connected in three-dimensional space: formulae for the performance and complexity are known for all eight types of interconnection networks, which according to Siegel's classification, represent the whole set of interconnection network classes. In this paper, we have used the ''heuristic'' mapping methodology, known as the Y methodology. We have found the formulae for the performance and the complexity for the sea-of-gates VLSI structures, where all connections are realized on the chip, in a two-dimensional space. It is shown that, when the technology changes, the formulae for the performance and the complexity also change, i.e. the ranking of interconnection networks far a given algorithm is different, when the technology changes from the classical VLSI technology, to the sea-of-gates VLSI technology.
引用
收藏
页码:845 / 847
页数:3
相关论文
共 50 条
  • [41] Performance analysis of interconnection networks under bursty and batch arrival traffic
    Wu, Yulei
    Min, Geyong
    Wang, Lan
    [J]. ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, PROCEEDINGS, 2007, 4494 : 25 - +
  • [42] PERFORMANCE ANALYSIS OF MULTIPLE BUS INTERCONNECTION NETWORKS WITH HIERARCHICAL REQUESTING MODEL
    CHEN, WT
    SHEU, JP
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1991, 40 (07) : 834 - 842
  • [43] Performance analysis of ATM switches with multistage packet switching interconnection networks
    Tentov, A
    Grnarov, A
    [J]. 21ST IEEE CONFERENCE ON LOCAL COMPUTER NETWORKS, PROCEEDINGS, 1996, : 94 - 101
  • [44] Performance analysis of ATM switches with multistage multipath packet switching interconnection networks
    Tentov, A
    [J]. LCN'97 - 22ND ANNUAL CONFERENCE ON LOCAL COMPUTER NETWORKS, PROCEEDINGS, 1997, : 28 - 35
  • [45] Performance Modelling and Analysis of Interconnection Networks with Spatio-Temporal Bursty Traffic
    Min, Geyong
    Wu, Yulei
    Ould-Khaoua, Mohamed
    Yin, Hao
    Li, Keqiu
    [J]. GLOBECOM 2009 - 2009 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-8, 2009, : 5246 - +
  • [46] Adaptive channel buffers in on-chip interconnection networks - A power and performance analysis
    Kodi, Avinash Karanth
    Sarathy, Ashwini
    Louri, Ahmed
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (09) : 1169 - 1181
  • [47] Performance analysis of multi-stage interconnection networks with deterministic service times
    Reijns, G.L.
    Van Gemund, A.J.C.
    Gautama, H.
    [J]. Parallel Processing Letters, 2001, 11 (01) : 109 - 123
  • [48] Performance modeling and analysis of heterogeneous meta-computing systems interconnection networks
    Javadi, Bahman
    Abawajy, Jemal H.
    Akbari, Mohammad K.
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2008, 34 (06) : 488 - 502
  • [49] Design and performance analysis of multistage interconnection networks using a recursive multicast algorithm
    Park, J
    Yoon, H
    [J]. INTERNATIONAL JOURNAL OF HIGH SPEED COMPUTING, 1996, 8 (04): : 347 - 362
  • [50] PERFORMANCE ANALYSIS OF K-ARY N-CUBE INTERCONNECTION NETWORKS
    DALLY, WJ
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (06) : 775 - 785