Evaluation of CORDIC algorithms for FPGA design

被引:63
|
作者
Valls, J [1 ]
Kuhlmann, M
Parhi, KK
机构
[1] Univ Politecn Valencia, Dept Ingn Elect, Valencia 46730, Spain
[2] Broadcom Corp, Irvine, CA 92619 USA
关键词
CORDIC; FPGA; Two's complement; redundant arithmetic;
D O I
10.1023/A:1020205217934
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a study of the suitability for FPGA design of full custom based CORDIC implementations. Since all these methods are based on redundant arithmetic, the FPGA implementation of the required operators to perform the different CORDIC methods has been evaluated. Efficient mappings on FPGA have been performed leading to the fastest implementations. It is concluded that the redundant arithmetic operators require a 4 to 5 times larger area than the conventional architecture and the speed advantages of the full custom design has been lost. That is due to the longer routing delays caused by the increase of the fan-out and the number of nets. Therefore, the redundant arithmetic based CORDIC methods are not suitable for FPGA implementation, and the conventional two's complement architecture leads to the best performance.
引用
收藏
页码:207 / 222
页数:16
相关论文
共 50 条
  • [41] 基于CORDIC算法的FPGA实现
    肖振华
    林水生
    实验科学与技术, 2011, 9 (05) : 19 - 22
  • [42] Implementation of CORDIC Algorithm on FPGA Altera Cyclone
    Ristovic, Milica
    Lubura, Slobodan
    Jokic, Dejan
    2012 20TH TELECOMMUNICATIONS FORUM (TELFOR), 2012, : 875 - 878
  • [43] 基于FPGA的CORDIC算法研究
    郑辛星
    余红英
    杨杰
    芜湖职业技术学院学报, 2013, 15 (03) : 36 - 39
  • [44] CORDIC and Taylor Based FPGA Music Synthesizer
    Adiono, Trio
    Timothy, Vincentius
    Ahmadi, Nur
    Candra, Aditya
    Mufadli, Khafit
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [45] LOW LATENCY TIME CORDIC ALGORITHMS
    TIMMERMANN, D
    HAHN, H
    HOSTICKA, BJ
    IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (08) : 1010 - 1015
  • [46] Low latency time CORDIC algorithms
    Natl Taiwan Univ, Taipei, Taiwan
    J Chin Inst Electr Eng Trans Chin Inst Eng Ser E, 2 (175-181):
  • [47] Design and Hardware Implementation of Bit Length Adjustable Cosine and Sine Generator with CORDIC Algorithm in FPGA
    Ozkilbac, Bahadir
    Karacali, Tevhit
    2020 12TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2020, : 145 - 149
  • [48] A Comparative Study on CORDIC Algorithms and Applications
    Changela, Ankur
    Zaveri, Mazad
    Verma, Deepak
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (05)
  • [49] Architecture and FPGA Design of Dichotomous Coordinate Descent Algorithms
    Liu, Jie
    Zakharov, Yuriy V.
    Weaver, Ben
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (11) : 2425 - 2438
  • [50] Design and Implementation of Edge Detection Algorithms Using FPGA
    Nikita, P.
    Chickerur, Satyadhyan
    PROCEEDINGS OF THE 13TH INTERNATIONAL CONFERENCE ON SOFT COMPUTING AND PATTERN RECOGNITION (SOCPAR 2021), 2022, 417 : 563 - 572