Evaluation of CORDIC algorithms for FPGA design

被引:63
|
作者
Valls, J [1 ]
Kuhlmann, M
Parhi, KK
机构
[1] Univ Politecn Valencia, Dept Ingn Elect, Valencia 46730, Spain
[2] Broadcom Corp, Irvine, CA 92619 USA
关键词
CORDIC; FPGA; Two's complement; redundant arithmetic;
D O I
10.1023/A:1020205217934
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a study of the suitability for FPGA design of full custom based CORDIC implementations. Since all these methods are based on redundant arithmetic, the FPGA implementation of the required operators to perform the different CORDIC methods has been evaluated. Efficient mappings on FPGA have been performed leading to the fastest implementations. It is concluded that the redundant arithmetic operators require a 4 to 5 times larger area than the conventional architecture and the speed advantages of the full custom design has been lost. That is due to the longer routing delays caused by the increase of the fan-out and the number of nets. Therefore, the redundant arithmetic based CORDIC methods are not suitable for FPGA implementation, and the conventional two's complement architecture leads to the best performance.
引用
收藏
页码:207 / 222
页数:16
相关论文
共 50 条
  • [21] CORDIC algorithm based on FPGA
    戴益君
    毕卓
    Journal of Shanghai University(English Edition), 2011, 15 (04) : 304 - 309
  • [22] The Design of Direct Digital Synthesizer Based On Cordic Algorithm and FPGA Implementation
    Zhang, Xian
    Zhao, Xinghua
    Zhou, Binquan
    PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING, INFORMATION SCIENCE & APPLICATION TECHNOLOGY (ICCIA 2016), 2016, 56 : 122 - 126
  • [23] Architecture Design and FPGA Implementation of CORDIC Algorithm for Fingerprint Recognition Applications
    Revathi, P.
    Rao, M. V. Nageswara
    Locharla, G. R.
    2ND INTERNATIONAL CONFERENCE ON COMMUNICATION, COMPUTING & SECURITY [ICCCS-2012], 2012, 1 : 371 - 378
  • [24] Architectural design and FPGA implementation of radix-4 CORDIC processor
    Bhattacharyya, Kaushik
    Biswas, Rakesh
    Dhar, Anindya Sundar
    Banerjee, Swapna
    MICROPROCESSORS AND MICROSYSTEMS, 2010, 34 (2-4) : 96 - 101
  • [25] IMPLEMENTING CORDIC ALGORITHMS
    JARVIS, P
    DR DOBBS JOURNAL, 1990, 15 (10): : 152 - &
  • [26] ONLINE CORDIC ALGORITHMS
    LIN, HX
    SIPS, HJ
    IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (08) : 1038 - 1052
  • [27] HOUSEHOLDER CORDIC ALGORITHMS
    HSIAO, SF
    DELOSME, JM
    IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (08) : 990 - 1001
  • [28] Hybrid CORDIC algorithms
    Wang, SY
    Piuri, V
    Swartzlander, EE
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (11) : 1202 - 1207
  • [29] Design and FPGA implementation of digital pulse compression for chirp radar based on CORDIC
    Yan, Zhisheng
    Wen, Biyang
    Wang, Caijun
    Zhang, Chong
    IEICE ELECTRONICS EXPRESS, 2009, 6 (11): : 780 - 786
  • [30] CORDIC-based FPGA hardware design method for biped walking gait
    Wong, Ching-Chang
    Cheng, Chi-Tai
    Liu, Chih-Cheng
    Hu, Yueh-Yang
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2015, 38 (05) : 610 - 620