Gate etch process model for static random access memory bit cell and FinFET construction

被引:9
|
作者
Stout, Phillip J. [1 ]
Rauf, Shahid [1 ]
Peters, Richard D. [1 ]
Ventzek, Peter L. G. [1 ]
机构
[1] Freescale Semicond Inc, Austin, TX 78721 USA
来源
关键词
D O I
10.1116/1.2210001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A reactor/feature/lithography modeling suite has been developed to study the gate etch process. The gate etch process study consists of an eight step process designed to etch through a hard mask (HM)/antireflective coating/polysilicon gate stack and a 22+ step modeled process for FinFET (field effect transistor) manufacture. Coupling to a lithography model allows for a study of how a static random access memory (SRAM) bit cell layout transfers into the gate stack during the gate etch process. The lithography model calculates a three-dimensional (3D) photoresist (PR) profile using the photomask, illumination conditions, and a PR development model. The 3D PR profile is fed into the feature model, Papaya, as the initial PR etch mask condition. The study of the cumulative effect of the gate etch process required to transfer a photomask layout into a gate stack allows for a better understanding of the impact one step in the gate etch process can have on subsequent steps in the process. Studies of pattern transfer of a SRAM bit cell into a gate stack have shown that more edge movement occurs at line ends than at line sides. The line ends are more exposed to incoming etchants and have less opportunity for passivant buildup from the etching wafer than along line sides. An increase in sidewall slope at line ends during the trim and HM etch is observed experimentally and predicted by the model. The slope at line ends during trim and HM etch is more prevalent for narrow ends versus the wider "contact" ends. The lower the PR etch mask height after the HM etch step, the larger the angle seen at line ends which increases the line end pullback. So, a correlation exists between higher wafer power during the HM etch and line end pullback. Passivant formation at the polysilicon sidewall during the main etch/soft landing/overetch polysilicon etch sequence can straighten the profile as well as cause hourglassing and trapezoidal profiles. Passivant thickness, passivant deposition rate, as well as the passivant to polysilicon etch ratio all control this profile behavior. Increased passivation levels also have the tendency to increase linewidth roughness. In FinFET manufacture the gate etch needs to account for the increased topography introduced by the fins. (c) 2006 American Vacuum Society.
引用
收藏
页码:1810 / 1817
页数:8
相关论文
共 50 条
  • [1] CHALLENGES AND SOLUTIONS TO FINFET GATE ETCH PROCESS
    Han, Qiu-Hua
    Meng, Xiao-Ying
    Zhang, Hai-Yang
    2015 China Semiconductor Technology International Conference, 2015,
  • [2] A FinFET-Based Low-Power Static Random Access Memory Cell With Improved Stability
    Rana, Gautam
    Sachdeva, Ashish
    Elangovan, M.
    Sharma, Kulbhushan
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (06)
  • [3] A FinFET-Based Low Leakage 10T Static Random Access Memory Cell
    Srivastav, Anandita
    Tiwari, Usha
    Mandal, Sushanta K.
    Sachdeva, Ashish
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025, 34 (04)
  • [4] Twin-Bit Resistive Random Access Memory in FinFET CMOS Logic Technologies
    Lee, Chieh
    Bung, Yu-Ting
    Lin, Cheng-Jun
    King, Ya-Chin
    Lin, Chrong Jung
    2019 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2019,
  • [5] STATIC 4096-BIT BIPOLAR RANDOM-ACCESS MEMORY
    HERNDON, WH
    HO, W
    RAMIREZ, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1977, 12 (05) : 524 - 527
  • [6] Gate contact resistive random access memory in nano scaled FinFET logic technologies
    Hsu, Meng-Yin
    Shih, Yi-Hong
    Chih, Yue-Der
    Lin, Chrong Jung
    King, Ya-Chin
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2017, 56 (04)
  • [7] 256 BIT NONVOLATILE STATIC RANDOM-ACCESS MEMORY WITH MNOS MEMORY TRANSISTORS
    SAITO, S
    ENDO, N
    UCHIDA, Y
    TANAKA, T
    NISHI, Y
    TAMARU, K
    JAPANESE JOURNAL OF APPLIED PHYSICS, 1976, 15 : 185 - 190
  • [8] Performance Evaluation of Static Random Access Memory (SRAM) based on Negative Capacitance FinFET
    Sun, Chen
    Han, Kaizhen
    Gong, Xiao
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [9] Twin-bit via resistive random access memory in 16 nm FinFET logic technologies
    Shih, Yi-Hong
    Hsu, Meng-Yin
    King, Ya-Chin
    Lin, Chrong Jung
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [10] Performance Degradation in Static Random Access Memory of 10 nm Node FinFET Owing to Displacement Defects
    Bang, Minji
    Ha, Jonghyeon
    Lee, Gyeongyeop
    Suh, Minki
    Kim, Jungsik
    MICROMACHINES, 2023, 14 (05)