Gate etch process model for static random access memory bit cell and FinFET construction

被引:9
|
作者
Stout, Phillip J. [1 ]
Rauf, Shahid [1 ]
Peters, Richard D. [1 ]
Ventzek, Peter L. G. [1 ]
机构
[1] Freescale Semicond Inc, Austin, TX 78721 USA
来源
关键词
D O I
10.1116/1.2210001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A reactor/feature/lithography modeling suite has been developed to study the gate etch process. The gate etch process study consists of an eight step process designed to etch through a hard mask (HM)/antireflective coating/polysilicon gate stack and a 22+ step modeled process for FinFET (field effect transistor) manufacture. Coupling to a lithography model allows for a study of how a static random access memory (SRAM) bit cell layout transfers into the gate stack during the gate etch process. The lithography model calculates a three-dimensional (3D) photoresist (PR) profile using the photomask, illumination conditions, and a PR development model. The 3D PR profile is fed into the feature model, Papaya, as the initial PR etch mask condition. The study of the cumulative effect of the gate etch process required to transfer a photomask layout into a gate stack allows for a better understanding of the impact one step in the gate etch process can have on subsequent steps in the process. Studies of pattern transfer of a SRAM bit cell into a gate stack have shown that more edge movement occurs at line ends than at line sides. The line ends are more exposed to incoming etchants and have less opportunity for passivant buildup from the etching wafer than along line sides. An increase in sidewall slope at line ends during the trim and HM etch is observed experimentally and predicted by the model. The slope at line ends during trim and HM etch is more prevalent for narrow ends versus the wider "contact" ends. The lower the PR etch mask height after the HM etch step, the larger the angle seen at line ends which increases the line end pullback. So, a correlation exists between higher wafer power during the HM etch and line end pullback. Passivant formation at the polysilicon sidewall during the main etch/soft landing/overetch polysilicon etch sequence can straighten the profile as well as cause hourglassing and trapezoidal profiles. Passivant thickness, passivant deposition rate, as well as the passivant to polysilicon etch ratio all control this profile behavior. Increased passivation levels also have the tendency to increase linewidth roughness. In FinFET manufacture the gate etch needs to account for the increased topography introduced by the fins. (c) 2006 American Vacuum Society.
引用
收藏
页码:1810 / 1817
页数:8
相关论文
共 50 条
  • [31] A soft-error resilient low power static random access memory cell
    Sachdeva, Ashish
    Tomar, V. K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (01) : 187 - 211
  • [32] Optical Static Random Access Memory Cell using an Integrated Semiconductor Ring Laser
    Li, B.
    Memon, M. I.
    Mezosi, G.
    Wang, Z.
    Sorel, M.
    Yu, S.
    PS: 2009 INTERNATIONAL CONFERENCE ON PHOTONICS IN SWITCHING, 2009, : 228 - +
  • [33] Development of measurement system for radiation effect on static random access memory based field programmable gate array
    Yao, Zhibin
    He, Baoping
    Zhang, Fengqi
    Guo, Hongxia
    Luo, Yinhong
    Wang, Yuanming
    Zhang, Keying
    Qiangjiguang Yu Lizishu/High Power Laser and Particle Beams, 2009, 21 (05): : 749 - 754
  • [34] Multi-bit storage in reset process of Phase-change Random Access Memory (PRAM)
    Zhang, Yi
    Feng, Jie
    Zhang, Yin
    Zhang, Zufa
    Lin, Yinyin
    Tang, Ting'ao
    Cai, Bingchu
    Chen, Bomy
    PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, 2007, 1 (01): : R28 - R30
  • [35] Process Invariant Schmitt Trigger Based Static Random Access Memory Cell with High Read Stability for Low Power Applications
    Rajput, Amit Singh
    Pattanaik, Manisha
    Tiwari, R. K.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (06) : 746 - 752
  • [36] Molecular random access memory cell
    Reed, MA
    Chen, J
    Rawlett, AM
    Price, DW
    Tour, JM
    APPLIED PHYSICS LETTERS, 2001, 78 (23) : 3735 - 3737
  • [37] Statistical Simulation of Static Noise Margin Variability in Static Random Access Memory
    Li, Yiming
    Cheng, Hui-Wen
    Han, Ming-Hung
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2010, 23 (04) : 509 - 516
  • [38] Development of highly reliable static random access memory for 40-nm embedded split gate-MONOS flash memory
    Okamoto, Shin-ichi
    Maekawa, Kei-ichi
    Kawashima, Yoshiyuki
    Shiba, Kazutoshi
    Sugiyama, Hideki
    Inoue, Masao
    Nishida, Akio
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [39] Gate conduction mechanism in nonvolatile-dynamic random access memory (NVDRAM) cell transistors
    Yi, JH
    Shin, H
    Park, YJ
    Min, HS
    Lee, SD
    Ahn, JH
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2005, 47 : S387 - S391
  • [40] A Sub-threshold 9T Static Random-access Memory Cell with High Write and Read Ability with Bit Interleaving Capability
    Niaraki, R.
    Nobakht, M.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2016, 29 (05): : 630 - 636