Efficient Implementation of Punctured Parallel Finite Field Multipliers

被引:2
|
作者
Neumeier, Yaara [1 ]
Pesso, Yehoshua [1 ]
Keren, Osnat [1 ]
机构
[1] Bar Ilan Univ, Fac Engn, IL-52100 Ramat Gan, Israel
基金
以色列科学基金会;
关键词
Digital arithmetic; finite field multiplier; Galois field; multiplying circuit; HARDWARE IMPLEMENTATION; MASTROVITO MULTIPLIER;
D O I
10.1109/TCSI.2015.2451914
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Finite field multipliers are embedded in many applications. In some applications, e.g., in cryptographic primitives protected by security oriented codes, only r bits out of the m-bit product are required. In such cases, the circuit area can be significantly reduced by implementing a punctured finite field multiplier. This article deals with efficient implementation of multipliers. It is shown that the number of binary operations (equivalently, the number of gates) depends on both the chosen irreducible polynomial that defines the finite field and the indices of the r coordinates that are computed. Upper and lower bounds are presented on the implementation cost of punctured multipliers over a finite field defined by an irreducible trinomial, and a set of r coordinates that achieves the lower bound is itemized.
引用
收藏
页码:2260 / 2267
页数:8
相关论文
共 50 条
  • [21] Efficient synthesiser for generation of fast parallel multipliers
    Hsiao, SF
    Jiang, MR
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (01): : 49 - 52
  • [22] CMOS implementation and performance of β-bit serial/parallel multipliers
    Wei, J
    Qian, XM
    Siferd, R
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 613 - 616
  • [23] Performance Comparison of Finite Field Multipliers for SM2 Algorithm based on FPGA Implementation
    Chinbat, Munkhbaatar
    Wu, Liji
    Batsukh, Altantsooj
    Khuchit, Uyangaa
    Zhang, Xiangmin
    Mongolyn, Bayarpurev
    Xu, Ke
    Yang, Wei
    2020 IEEE 14TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2020, : 69 - 72
  • [24] On the Design of Trojan Tolerant Finite Field Multipliers
    Veedon, C. T.
    Poolakkaparambil, M.
    Jabir, A. M.
    Mathew, J.
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 450 - 454
  • [25] Efficient Bit-Parallel Multipliers in Composite Fields
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    2008 IEEE ASIA-PACIFIC SERVICES COMPUTING CONFERENCE, VOLS 1-3, PROCEEDINGS, 2008, : 686 - +
  • [26] FAULT TOLERANT TECHNIQUES FOR FINITE FIELD MULTIPLIERS
    Sargunam, B.
    Dhanasekaran, R.
    ADVANCEMENTS IN AUTOMATION AND CONTROL TECHNOLOGIES, 2014, 573 : 209 - +
  • [27] USING A REDUCED NUMBER OF LAGRANGE MULTIPLIERS FOR ASSEMBLING PARALLEL INCOMPLETE FIELD FINITE-ELEMENT APPROXIMATIONS
    FARHAT, C
    GERADIN, M
    COMPUTER METHODS IN APPLIED MECHANICS AND ENGINEERING, 1992, 97 (03) : 333 - 354
  • [28] Efficient FPGA implementation of bit-stream multipliers
    Ng, C. W.
    Wong, N.
    Ng, T. S.
    ELECTRONICS LETTERS, 2007, 43 (09) : 496 - 497
  • [29] An Efficient Implementation of Trace Calculation over Finite Field for a Pseudorandom Sequence
    Kodera, Yuta
    Kusaka, Takuya
    Miyazaki, Takeru
    Khandaker, Md. Al-Amin
    Nogami, Yasuyuki
    Uehara, Satoshi
    2017 FIFTH INTERNATIONAL SYMPOSIUM ON COMPUTING AND NETWORKING (CANDAR), 2017, : 451 - 455
  • [30] An efficient implementation of parallel FDTD
    Chen, Xiaohe
    Cracraft, Michael
    Zhang, Jianmin
    Drewniak, James L.
    Zhang, Yaojiang
    Archambeault, Bruce
    Connor, Samuel
    2007 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY: WORKSHOP AND TUTORIAL NOTES, VOLS 1-3, 2007, : 1008 - +