Efficient Bit-Parallel Multipliers in Composite Fields

被引:0
|
作者
Lee, Chiou-Yng [1 ]
Meher, Pramod Kumar [2 ]
机构
[1] Lunghwa Univ Sci & Technol, Gueishan, Taiwan
[2] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
permutation polynomial; finite field arithmetic; cryptography;
D O I
10.1109/APSCC.2008.103
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware implementation of multiplication in finite field GF(2(m)) based on sparse polynomials is found to be advantageous in terms of space-complexity as well as the time-complexity. In order to design multipliers for the composite fields, we have found another permutation polynomial to convert irreducible polynomials into like-trinomials of the forms(x(2)+ x + 1)(m) + (x(2) + x + 1)(n) + 1, (x(2) + x)(m) + (x(2) + x)(n) + 1 and (x(4) + x + 1)(m) + (x(4) + x + 1)(n) + 1. The proposed bit-parallel multiplier over GF(2(4m)) is found to offer a saving of about 33% multiplications and 42.8% additions over the corresponding existing architectures.
引用
收藏
页码:686 / +
页数:2
相关论文
共 50 条
  • [1] Bit-Parallel Multipliers for Different Irreducible Polynomials in Finite Fields
    Yi, Haibo
    Li, Weijian
    Nie, Zhe
    PROCEEDINGS OF 2016 IEEE 7TH INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND SERVICE SCIENCE (ICSESS 2016), 2016, : 505 - 508
  • [2] Efficient bit-parallel multipliers over finite fields GF(2m)
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    COMPUTERS & ELECTRICAL ENGINEERING, 2010, 36 (05) : 955 - 968
  • [3] Low complexity bit-parallel multipliers for a class of finite fields
    Wu, HP
    Hasan, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (08) : 883 - 887
  • [4] High-speed architectures for GHASH based on efficient bit-parallel multipliers
    Wang, Jimei
    Shou, Guochu
    Hu, Yihong
    Guo, Zhigang
    2010 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND INFORMATION SECURITY (WCNIS), VOL 1, 2010, : 582 - 586
  • [5] Bit-parallel finite field multipliers for irreducible trinomials
    Imaña, JL
    Sánchez, JM
    Tirado, F
    IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (05) : 520 - 533
  • [6] Efficient bit-parallel algorithms for (δ, α)-matching
    Fredriksson, Kimmo
    Grabowski, Szymon
    EXPERIMENTAL ALGORITHMS, PROCEEDINGS, 2006, 4007 : 170 - 181
  • [7] Low-complexity bit-parallel canonical and normal basis multipliers for a class of finite fields
    Koc, CK
    Sunar, B
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (03) : 353 - 356
  • [8] Low-complexity bit-parallel canonical and normal basis multipliers for a class of finite fields
    Koc, CK
    Sunar, B
    1998 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY - PROCEEDINGS, 1998, : 294 - 294
  • [9] Ringed bit-parallel systolic multipliers over a class of fields GF(2m)
    Ting, YR
    Lu, EH
    Lu, YC
    INTEGRATION-THE VLSI JOURNAL, 2005, 38 (04) : 571 - 578
  • [10] Low complexity bit-parallel polynomial basis multipliers over binary fields for special irreducible pentanomials
    Imana, Jose L.
    Hermida, Roman
    Tirado, Francisco
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (02) : 197 - 210