High Reliability Insert-Bump Bonding Process for 3D Integration

被引:0
|
作者
Song, Jun-Yeob [1 ]
Lee, Jae Hak [1 ]
Kim, Hyoung Joon [1 ]
Lee, Chang Woo [1 ]
Ha, Tae Ho [1 ]
机构
[1] Korea Inst Machinery & Mat, Dept Ultra Precis Machines & Syst, Taejon, South Korea
关键词
TSV; Micro Insert-Bump bonding; Cu pillar bump; 3D stackin;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3D packaging technologies using TSV (Through-Silicon Via) has been studied widely in the recent years to achieve higher packaging density, lower power consumption and higher electrical performance because electrical line is shorter and Cu TSV has smaller electrical resistivity than any other package. However, there are many technical issues such as thin wafer/chip handling, TSV electrical and mechanical reliability due to Cu metal, inspection and bonding process for multi-stacking to commercialize this package. Especially, bonding process is key technology to increase yield. To stack chips vertically, reliable and robust bonding technique is required because multi-stacking chips causes misalignment between chips during bonding process and thermal stress is induced by thermal cycle. Cu pillar bump bonding process is usually used to interconnect chips vertically although back-side and front-side bumping process is needed and also has weak shape to mechanical stress such as thermal stress. In this work, we suggested Insert-Bump bonding (ISB) process newly to stack multi-layer chips successively. ISB bonding process could simplify bonding process compared to Cu pillar bonding because it uses recessed Cu nail bump, which is formed by RIE process of back-side opened TSV and Sn planar bump, which is fabricated by CMP (Chemical-Mechanical Polishing) process of electroplated Sn layer without lithography to pattern bumps. Additionally, ISB bonding process has advantage of higher bonding strength and easier alignment between chips because Cu nail bump is interlocked mechanically within Sn planar bump and this design of bumps helps to align chips easier. Through experiments, we tried to find optimal bonding conditions such as bonding temperature and bonding pressure and also evaluated fluxing and no-fluxing cases. Although no-fluxing bonding process was applied to ISB bonding process, we could accomplish good bonding interface at 270 degrees C due to oxide layer breakage effects.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Study on a robust insert-bump (ISB) bonding technique for a 3D package
    Lee, J. H.
    Song, J. Y.
    Kim, S. M.
    Kim, Y. J.
    Lee, Y. K.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2016, 26 (07)
  • [2] Study on Insert-Bump Bonding Process for Multi-Chip Package
    Lee, Jae Hak
    Song, Jun-Yeob
    Lee, Chang Woo
    Ha, Tae Ho
    Kim, Hyung Joon
    Kim, Sun Rak
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [3] A Study on the Bonding Process of Cu Bump/Sn/Cu Bump Bonding Structure for 3D Packaging Applications
    Lee, Byunghoon
    Park, Jongseo
    Jeon, Seong-jae
    Kwon, Kee-won
    Lee, Hoo-jeong
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2010, 157 (04) : H420 - H424
  • [4] Process development and reliability for wafer-level 3D IC integration using micro- bump/adhesive hybrid bonding and via-last TSVs
    Yao, Mingjun
    Zhao, Ning
    Yu, Daquan
    Xiao, Zhiyi
    Ma, Haitao
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 241 - 246
  • [5] Structural Design, Process, and Reliability of a Wafer-Level 3D Integration Scheme with Cu TSVs Based on Micro-bump/Adhesive Hybrid Wafer Bonding
    Ko, C. T.
    Hsiao, Z. C.
    Chang, Y. J.
    Chen, P. S.
    Huang, J. H.
    Fu, H. C.
    Huang, Y. J.
    Chiang, C. W.
    Lee, C. K.
    Chang, H. H.
    Tsai, W. L.
    Chen, Y. H.
    Lo, W. C.
    Chen, K. N.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1 - 7
  • [6] Hybrid Bonding for 3D Integration
    Fujino M.
    Journal of Japan Institute of Electronics Packaging, 2023, 26 (04) : 374 - 379
  • [7] 3D Integration via D2D Bump-Less Cu Bonding with Protruded and Recessed Topographies
    Roshanghias, Ali
    Kaczynski, Jaroslaw
    Rodrigues, Augusto
    Karami, Reza
    Pires, Mariana
    Burggraf, Juergen
    Schmidt, Andreas
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (08)
  • [8] 3D Integration Technology and Reliability
    Koyanagi, Mitsumasa
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [9] Development of Bonding Process for High Density Fine Pitch Micro Bump Interconnections with Wafer Level Underfill for 3D Applications
    Rao, Vempati Srinivasa
    Chong, Ser Choong
    Chen Zhaohui
    Aw, Jie Li
    Ching, Eva Wai Leong
    Gilho, Hwang
    Fernandez, Daniel Moses
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 543 - 548
  • [10] Copper direct bonding for 3D integration
    Gueguen, Pierric
    Di Cioccio, Lea
    Rivoire, Maurice
    Scevola, Daniel
    Zussy, Marc
    Charvet, Anne Marie
    Bally, Laurent
    Lafond, Dominique
    Clavelier, Laurent
    PROCEEDINGS OF THE IEEE 2008 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2008, : 61 - +