Dynamic re-configuration model for system-on-chip design for test and testability

被引:0
|
作者
Chindris, Gabriel [1 ]
Pitica, Dan [1 ]
Muresan, Marius [1 ]
机构
[1] Tech Univ Cluj Napoca, Dept Appl Elect, 26-28 G Baritiu St, Cluj Napoca, Romania
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The more and more increased complexity of the modern VLSI chips, along with the integration of analogue and digital parts in the same chip, implies a proportionally equivalent rise of the costs involved in design for testability. The paper presents a new method for designing test procedures inside System-on-Chip cores aiming to reduce the related costs and to increase the quality of production. The new proposed structure for testing is based on the re-configurability feature of the SoC devices and will rely in the next scenario: the core provider will design a testing configuration stored somewhere on chip (it will steal only 10% of the onchip flash memory), the user configuration (the active one) will be loaded over the testing configuration (which is enabled) allowing user to include it's own testing procedures inside it. As a result, the testing configuration will waste no resources from the designer's point of view. When tested, the SoC will "morph in the TESTING mode and will allowfull testing procedures accordingly to standards. When returning to the normal'mode, the SoC will regain its full functionality, hiding the test configuration and freeing-up the resources for designer's use.
引用
收藏
页码:1236 / +
页数:2
相关论文
共 50 条
  • [31] Asynchronous techniques for system-on-chip design
    Martin, Alain J.
    Nystroem, Mika
    [J]. PROCEEDINGS OF THE IEEE, 2006, 94 (06) : 1089 - 1120
  • [32] System-on-Chip (SOC) Design for CNC System
    Chen, Youdong
    Wei, Hongxing
    Sun, Kai
    Wang, Tianmiao
    Zou, Yong
    [J]. ISIE: 2009 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, 2009, : 685 - +
  • [33] System-on-chip design: Engineering or art
    Stamenkovic, Z.
    [J]. 2006 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2006, : 401 - 408
  • [34] Reliable and efficient system-on-chip design
    Shanbhag, NR
    [J]. COMPUTER, 2004, 37 (03) : 42 - +
  • [35] System-on-chip design with dataflow architecture
    Wu, BF
    Peng, CL
    [J]. PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOL 2, 2004, : 712 - 716
  • [36] Autonomous learning design in System-on-chip
    Zhou, Yimin
    Krundel, Ludovic
    Mulvaney, David
    Chouliaras, Vassilios
    Xu, Guoqing
    Fu, Guoqiang
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND BIOMIMETICS (ROBIO), 2013, : 1054 - 1059
  • [37] System-on-chip design for a statistical decoder
    Wang, Liang-Hao
    Zhu, Zheng
    Luo, Kai
    Li, Bingbo
    Zhang, Ming
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 966 - 969
  • [38] Dependable design technique for system-on-chip
    Kubalik, Pavel
    Kubatova, Hana
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2008, 54 (3-4) : 452 - 464
  • [39] Managed complexity in an agent-based vent fan control system based on dynamic re-configuration
    Discenzo, Fred M.
    Maturana, Francisco P.
    Chung, Dukki
    [J]. UNIFYING THEMES IN COMPLEX SYSTEMS IV, 2008, : 345 - 352
  • [40] Interconnection generation for system-on-chip design
    Winter, Markus
    Fettweis, Gerhard
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 91 - +