Low frequency noise in sub-0.1μm SiGe pMOSFETs, characterisation and modeling

被引:1
|
作者
Romanjek, K
Ghibaudo, G
Ernst, T
Chroboczek, JA
机构
[1] ENSERG, CNRS, UMR, IMEP, F-38016 Grenoble, France
[2] CEA, LETI, F-38054 Grenoble, France
来源
FLUCTUATION AND NOISE LETTERS | 2004年 / 4卷 / 02期
关键词
Si-Ge; MOSFET; buried channel; short channel; low frequency noise; simulation;
D O I
10.1142/S0219477504001914
中图分类号
O1 [数学];
学科分类号
0701 ; 070101 ;
摘要
Drain current-gate voltage, I-d(V-g) characteristics and the power spectral density, PSD, of I-d fluctuations were obtained on SiGe channel pMOSFETs and on their Si homologues, for I-d intensities varied from deep sub-threshold to strong inversion values. Devices with 2.2nm thick SiO2 gates and channel lengths 50nm<L<10mum were used. In heterostructures, the SiGe layers were 20nm thick and buried under 2nm of Si. The data were simulated, assuming a parallel current flow in the interface and the SiGe channels, with associated noise sources. The transport parameters, extracted from I-d(V-g) characteristics, served for calculating the PSD(I-d) functions. The latter required adjusting the interface trap density and a parameter alpha(c), accounting for the effect of the interface charge fluctuations on the hole mobility fluctuations, significant at high levels of trap filling i.e. high I-d. We found that the PSD in the SiGe devices was up to 10 times lower than in the Si controls at sufficiently high Id. The simulation, accounting for the data, required a significant lowering of alpha(c), for the SiGe channel. That implies that the LFN reduction in SiGe MOSFETs results from a weaker interaction of the SiGe holes with the interface charges. The sub-0.1mum channel devices show a similar noise lowering, in spite of the hole mobility degradation.
引用
收藏
页码:L309 / L318
页数:10
相关论文
共 50 条
  • [41] Silicidation strategy of sub-0.1 mu m junctions for deep submicron devices
    Tsai, JY
    Osburn, CM
    Hsia, SL
    SILICIDE THIN FILMS - FABRICATION, PROPERTIES, AND APPLICATIONS, 1996, 402 : 245 - 250
  • [42] Investigation of Low Frequency Noise in Uniaxial Strained PMOSFETs
    Kuo, Jack J. -Y.
    Chen, William P. -N.
    Su, Pin
    PROCEEDINGS OF TECHNICAL PROGRAM: 2009 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS, 2009, : 82 - 83
  • [43] Effect of sub-0.1 μm filtration on 248nm photoresist performance
    Gotlinsky, Barry
    Mesawich, Michael
    Beach, James
    2000, PennWell Publ Co, Nashua, NH, United States (43)
  • [44] Ion beam-induced magnetic patterning at the sub-0.1 μm level
    Devolder, T
    Vieu, C
    Bernas, H
    Ferré, J
    Chappert, C
    Gierak, J
    Jamet, JP
    Aign, T
    Meyer, P
    Chen, Y
    Rousseaux, F
    Mathet, V
    Launois, H
    Kaitasov, O
    COMPTES RENDUS DE L ACADEMIE DES SCIENCES SERIE II FASCICULE B-MECANIQUE PHYSIQUE ASTRONOMIE, 1999, 327 (09): : 915 - 923
  • [45] A Noise-Reduced Light-to-Frequency Converter for Sub-0.1% Perfusion Index Blood SpO2 Sensing
    Tang, Fang
    Li, Zhipeng
    Yang, Tongbei
    Zhang, Lai
    Zhou, Xichuan
    Hu, Shengdong
    Lin, Zhi
    Li, Ping
    Wang, Bo
    Bermak, Amine
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2020, 14 (05) : 931 - 941
  • [46] Reliable threshold voltage determination for sub-0.1μm gate length MOSFET's
    Tsuno, M
    Suga, M
    Tanaka, M
    Shibahara, K
    Miura-Mattausch, M
    Hirose, M
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 111 - 116
  • [47] Reliable threshold voltage determination for sub-0.1 μm gate length MOSFET's
    Hiroshima Univ, Higashi-Hiroshima, Japan
    Proc Asia South Pac Des Autom Conf, (111-116):
  • [48] Sub-0.1 μm gate etch processes:: Towards some limitations of the plasma technology?
    Desvoivres, L
    Vallier, L
    Joubert, O
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2000, 18 (01): : 156 - 165
  • [49] Analysis of statistical fluctuations due to line edge roughness in sub-0.1μm MOSFETs
    Kaya, S
    Brown, AR
    Asenov, A
    Magot, D
    Linton, T
    SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2001, 2001, : 78 - 81
  • [50] Simulation Analysis in Sub-0.1 m for Partial Isolation Field-Effect Transistors
    Kim, Young Kwon
    Lee, Jin Sung
    Kim, Geon
    Park, Taesik
    Kim, HuiJung
    Cho, Young Pyo
    Park, Young June
    Lee, Myoung Jin
    ELECTRONICS, 2018, 7 (10)