Effects of Substrate Thinning on the Properties of Quadruple Well CMOS MAPS

被引:2
|
作者
Zucca, Stefano [1 ,2 ]
Manghisoni, Massimo [3 ,4 ]
Ratti, Lodovico [1 ,2 ]
Re, Valerio [3 ,4 ]
Traversi, Gianluca [3 ,4 ]
Bettarini, Stefano [5 ,6 ]
Forti, Francesco [5 ,6 ]
Morsani, Fabio [5 ]
Rizzo, Giuliana [5 ,6 ]
机构
[1] INFN Pavia, I-27100 Pavia, Italy
[2] Univ Pavia, Dipartimento Ingn Ind & Informaz, I-27100 Pavia, Italy
[3] INFN Pavia, I-24044 Dalmine, BG, Italy
[4] Univ Bergamo, Dip Ingn, I-24044 Dalmine, BG, Italy
[5] INFN Pisa, I-56127 Pisa, Italy
[6] Univ Pisa, I-56127 Pisa, Italy
关键词
CMOS MAPS; low noise design; particle tracking; quadruple well process; PIXEL SENSORS; TECHNOLOGY;
D O I
10.1109/TNS.2014.2307960
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The chip prototype Apsel4well, including monolithic active pixel sensor (MAPS) test structures, has been designed for vertexing applications requiring a fast and low material silicon vertex tracker. The chip is fabricated in a 180 nm CMOS process called INMAPS, featuring a quadruple well and a high resistivity epitaxial layer option. The main advantage with this approach lies in the chance of increasing the in-pixel intelligence as compared to standard three transistor MAPS schemes. Moreover, the presence of the quadruple well and of the high resistivity epitaxial layer leads to better charge collection performance and radiation resistance. Different samples of the Apsel4well chip have been thinned down to about 25 mu m and 50 mu m. This minimization of the material can further improve the tracker performance virtually with no charge signal loss. At the beginning, this paper focuses on the results from charge collection TCAD simulations of the Apsel4well pixel structure performed at different thicknesses and substrate bias voltages. Later on, results from measurements relevant to the thinned chips both in terms of analog front-end channel performance and charge collection properties will be shown and compared to those from non-thinned chips.
引用
收藏
页码:1039 / 1046
页数:8
相关论文
共 50 条
  • [21] Deep n-well MAPS in a 130 nm CMOS technology: Beam test results
    Neri, N.
    Avanzini, C.
    Batignani, G.
    Bettarini, S.
    Bosi, F.
    Ceccanti, M.
    Cenci, R.
    Cervelli, A.
    Crescioli, F.
    Dell'Orso, M.
    Forti, F.
    Giannetti, P.
    Giorgi, M. A.
    Gregucci, S.
    Mammini, P.
    Marchiori, G.
    Massa, M.
    Morsani, F.
    Paoloni, E.
    Piendibene, M.
    Profeti, A.
    Rizzo, G.
    Sartori, L.
    Walsh, J.
    Yurtsev, E.
    Lusiani, A.
    Manghisoni, M.
    Re, V.
    Traversi, G.
    Bruschi, M.
    Di Sipio, R.
    Fabbri, L.
    Giacobbe, B.
    Gabrielli, A.
    Giorgi, F.
    Pellegrini, G.
    Sbarra, C.
    Semprini, N.
    Spighi, R.
    Valentinetti, S.
    Villa, M.
    Zoccoli, A.
    Andreoli, C.
    Gaioni, L.
    Pozzati, E.
    Ratti, L.
    Speziali, V.
    Gamba, D.
    Giraudo, G.
    Mereu, P.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2010, 623 (01): : 195 - 197
  • [22] Recent progress in the development of 3D deep n-well CMOS MAPS
    Traversi, G.
    Gaioni, L.
    Manazza, A.
    Manghisoni, M.
    Ratti, L.
    Re, V.
    Zucca, S.
    JOURNAL OF INSTRUMENTATION, 2012, 7
  • [23] A 3D deep n-well CMOS MAPS for the ILC vertex detector
    Gaioni, L.
    Manghisoni, M.
    Ratti, L.
    Re, V.
    Traversi, G.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2010, 617 (1-3): : 324 - 326
  • [24] Narrow width effects in CMOS n(p)-well resistors
    Auricchio, C
    Bez, R
    Grossi, A
    ICMTS 1996 - 1996 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, PROCEEDINGS, 1996, : 13 - 16
  • [25] TRANSIENT LATCHUP IN BULK CMOS WITH A VOLTAGE-DEPENDENT WELL-SUBSTRATE JUNCTION CAPACITANCE
    FU, KY
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (03) : 717 - 720
  • [26] Effect of well and substrate potential modulation on single event pulse shape in deep submicron CMOS
    DasGupta, S.
    Witulski, A. F.
    Bhuva, B. L.
    Alles, M. L.
    Reed, R. A.
    Amusan, O. A.
    Ahlbin, J. R.
    Schrimpf, R. D.
    Massengill, L. W.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) : 2407 - 2412
  • [27] Development of a triple well CMOS MAPS device with in-pixel signal processing and sparsified readout capabilities
    Gabrielli, A.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2007, 581 (1-2): : 303 - 305
  • [28] EFFECTS OF FERTILIZING AND THINNING ON WOOD PROPERTIES OF E-REGNANS
    HIGGS, ML
    RUDMAN, P
    APPITA, 1973, 27 (01): : 51 - 55
  • [29] Measuring and modeling the effects of substrate noise on the LNA for a CMOS GPS receiver
    Xu, M
    Su, DK
    Shaeffer, DK
    Lee, TH
    Wooley, BA
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 353 - 356
  • [30] FLOATING SUBSTRATE EFFECTS ON SPEED PERFORMANCE IN SCALED CMOS/SOS CIRCUITS
    HATANO, H
    ELECTRONICS LETTERS, 1986, 22 (04) : 177 - 179